# Product Document





# **TMD2636**

# **Miniature Proximity Sensor Module**

#### **General Description**

The TMD2636 features advanced proximity measurement in a tiny (1.0mm x 2.0mm) and extremely thin (0.35mm) optical land grid array module that incorporates a 940nm IR VCSEL and is factory calibrated for IR proximity response. The proximity detection feature provides object detection (e.g. close proximity) by photodiode detection of reflected IR energy sourced by the integrated VCSEL emitter. Detect/release events can be interrupt driven, and occur when proximity result crosses upper and/or lower threshold settings. The proximity engine features a wide range offset adjustment to compensate for unwanted IR energy reflection at the sensor. Proximity results are further improved by automatic ambient light subtraction.

Ordering Information and Content Guide appear at end of datasheet.

#### **Key Benefits & Features**

The benefits and features of TMD2636 Proximity Sensor Module are listed below:

Figure 1: **Added Value of Using TMD2636** 

| Benefits                             | Features                                                                                                                                             |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Optimized for small wearable devices | • Tiny 1.0mm x 2.0mm x 0.35mm module                                                                                                                 |
| Reduced power consumption            | <ul> <li>1.8V power supply with 1.8V I<sup>2</sup>C bus</li> <li>Sleep mode (0.7μA) with fast wakeup</li> <li>VCSEL IR emitter</li> </ul>            |
| Enables superior proximity detection | <ul> <li>Integrated factory calibrated 940nm IR VCSEL</li> <li>Crosstalk and ambient light cancellation</li> <li>Wide configuration range</li> </ul> |
| Industrial design flexibility        | <ul><li>Dual photodiode architecture</li><li>Offset emitter/detector package design</li></ul>                                                        |



#### **Applications**

The TMD2636 applications for wearable products such as true-wireless stereo earbuds, glasses, and watches include:

- Power control (automatic power up/down based on user insertion/removal)
- Volume/mode control user detection (up/down/mute based on user touch/tap)

#### **Block Diagram**

The functional blocks of this device are shown below:

Figure 2: Functional Blocks of TMD2636



Page 2Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



# **Pin Assignment**

Device pinout is described below.

Figure 3: Pin Diagram of TMD2636 (Top View)



Figure 4: **Pin Description** 

| Pin Number | Pin Name           | Description                                                                                                                                                                                 |
|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | INT                | Interrupt. Open drain output (active low). If INT is not used, tie to GND for enhanced ESD protection.                                                                                      |
| 2          | VDD                | Supply voltage for sensor (1.8V). To enable the device to recover from a high voltage system ESD strike, it is recommended to connect VDD to a host GPIO pin for independent power control. |
| 3          | GND                | Ground. All voltages are referenced to GND.                                                                                                                                                 |
| 4          | VDD3               | Supply voltage for IR emitter (3.0/3.3V)                                                                                                                                                    |
| 5          | SCL (1)            | I <sup>2</sup> C serial clock input terminal                                                                                                                                                |
| 6          | SDA <sup>(1)</sup> | I <sup>2</sup> C serial data I/O terminal                                                                                                                                                   |

 $1. When the SDA and SCL signals are swapped, the device uses a different I^2C address. See the I^2C Characteristics section for more details.\\$ 

Datasheet, Public Page 3 **Document Feedback** 



## **Absolute Maximum Ratings**

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Electrical Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 5: **Absolute Maximum Ratings** 

| Symbol                         | Parameter                              | Min Max |       | Units | Comments                                         |
|--------------------------------|----------------------------------------|---------|-------|-------|--------------------------------------------------|
| VDD                            | Supply voltage to GND                  | -0.3    | 2.0   | V     |                                                  |
| VDD3                           | IR emitter voltage to GND              | -0.3    | 3.6   | V     |                                                  |
| V <sub>IO</sub>                | Digital I/O terminal voltage           | -0.3    | 3.6   | V     |                                                  |
| I <sub>IO</sub> <sup>(1)</sup> | Digital output terminal current        | -1      | 20    | mA    |                                                  |
| I <sub>SCR</sub>               | Input current (latch up immunity)      | ±       | ±100  |       | Class II JEDEC JESD78E                           |
| ESD <sub>HBM</sub>             | HBM Electrostatic discharge            | ±2      | ±2000 |       | JEDEC/ ESDA JS-001-2017                          |
| ESD <sub>CDM</sub>             | CDM Electrostatic discharge            | ±.      | 500   | V     | JEDEC JS-002-2018                                |
| T <sub>STRG</sub>              | Storage temperature range              | -40     | 85    | °C    |                                                  |
| T <sub>BODY</sub>              | Package body temperature               |         | 260   |       | IPC/JEDEC J-STD-020 (2)                          |
| RH <sub>NC</sub>               | Relative humidity<br>(non- condensing) | 5 85    |       | %     |                                                  |
| P <sub>DISS</sub>              | Power dissipation                      |         | 50    | mW    | Average power dissipation over a 1 second period |

Page 4 **Datasheet**, Public [v3-00] 2025-Jan-28

<sup>1.</sup> For  $V_{OL}$  = 0.4V, absolute maximum  $I_{IO}$  is 15mA.

<sup>2.</sup> The reflow peak soldering temperature (body temperature) is specified according to IPC/JEDEC J-STD-020 "Moisture/Reflow Sensitivity Classification for Non-hermetic Solid State Surface Mount Devices."



#### **Electrical Characteristics**

All limits are guaranteed. The parameters with min. and max. values are guaranteed with production tests or SQC (Statistical Quality Control) methods.

Figure 6: Recommended Operating Conditions

| Symbol            | Parameter                     | Min | Тур | Max | Units |
|-------------------|-------------------------------|-----|-----|-----|-------|
| VDD               | Supply voltage to sensor      | 1.7 | 1.8 | 2.0 | V     |
| VDD3              | Supply voltage to IR emitter  | 2.9 | 3.3 | 3.6 | V     |
| P <sub>DISS</sub> | Average power dissipation (1) |     |     | 20  | mW    |
| T <sub>A</sub>    | Operating ambient temperature | -30 |     | 85  | °C    |

#### Note(s):

1. Power dissipation averaged over 1 second period.

Figure 7:

Operating Characteristics, VDD = 1.8 V, T<sub>A</sub> = 25°C (unless otherwise noted)

| Symbol              | Parameter                                                                                                                      | Conditions                | Min  | Тур | Max  | Units |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|-----|------|-------|
| f <sub>OSC</sub>    | Oscillator frequency                                                                                                           |                           | 7.9  | 8.1 | 8.3  | MHz   |
|                     |                                                                                                                                | Active state (PON=1) (2)  | 197  | 340 | 482  |       |
| I <sub>DD</sub>     | Supply current (1)                                                                                                             | Idle state (PON=1) (3)    |      | 30  |      | μΑ    |
|                     |                                                                                                                                | Sleep state (PON = 0) (4) |      | 0.7 |      |       |
| V <sub>OL</sub>     | INT, SDA output low voltage                                                                                                    | 6 mA sink current         |      |     | 0.6  | V     |
| I <sub>LEAK</sub>   | Leakage current, SDA, SCL, INT                                                                                                 |                           | -5   |     | 5    | μΑ    |
| V <sub>IH</sub>     | SCL, SDA input high voltage <sup>(5)</sup>                                                                                     |                           | 1.26 |     |      | V     |
| V <sub>IL</sub>     | SCL, SDA input low voltage                                                                                                     |                           |      |     | 0.54 | V     |
| T <sub>Wakeup</sub> | Time for device to wakeup from the sleep state and enter the active state if both PON and PEN are set to one at the same time. |                           |      | 100 |      | μs    |
| T <sub>Active</sub> | Time from power-on to ready to receive I <sup>2</sup> C commands                                                               |                           |      | 1.5 |      | ms    |

#### Note(s):

- 1. Values are shown at the VDD pin and do not include current through the IR VCSEL.
- 2. Active state occurs when PON = 1 and the device is actively integrating. This time is determined by the number of pulses (PPULSE) and the pulse length (PULSE\_LEN) according to the formula:  $(7 \times PULSE\_LEN) + PPULSE \times (2 \times PULSE\_LEN) + 22\mu s) + 78.75\mu s$ .

Datasheet, PublicPage 5[v3-00] 2025-Jan-28Document Feedback



- 3. Idle state occurs when PON = 1 and the device is not in the active state.
- 4. Sleep state occurs when PON = 0 and  $I^2C$  bus is idle. If sleep state has been entered as the result of operational flow, SAI = 1, PON will remain high.
- 5. Digital pins: SDA, SCL, INT are tolerant to a communication voltage up to 3.4V.

Figure 8: Near Proximity Photodiode Optical Characteristics, VDD = 1.8V, VDD3 = 3.0V, T<sub>A</sub> = 25°C (unless otherwise noted)

| Parameter                         | Conditions                                                                                                                                                                                                                                   | Min | Тур | Max | Unit   |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--------|
| Response: Absolute <sup>(1)</sup> | PGAIN = 1x PLDRIVE = 7mA PPULSE = 5 pulses PPULSE_LEN = 12µs APC = Disabled TEST9 = 0x07 BINSRCH_TARGET = 31 Post Calibration Target Material: 18% reflective surface No glass above module Target Size: 100mm x 100mm Target Distance: 10mm | 283 | 377 | 471 | counts |
| Part to Part Variation (1) (2)    | Same as Response: Absolute                                                                                                                                                                                                                   |     |     | ±25 | %      |
| Noise <sup>(1) (2)</sup>          | Same as Response: Absolute                                                                                                                                                                                                                   |     |     | ±2  | %      |
| Response: No target (1) (3)       | Same as Response: Absolute except no target above the module                                                                                                                                                                                 | 19  | 30  | 41  | counts |

#### Note(s):

- 1. Representative result by characterization.
- 2. 3 sigma (σ) variation.
- 3. Response with no target varies with power supply characteristics and system noise.

Page 6Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



Figure 9: Far Proximity Photodiode Optical Characteristics, VDD = 1.8V, VDD3 = 3.0V,  $T_A$  = 25°C (unless otherwise noted)

| Parameter                         | Conditions                                                                                                                                                                                                                                   | Min | Тур | Max | Unit   |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--------|
| Response: Absolute <sup>(1)</sup> | PGAIN = 1x PLDRIVE = 7mA PPULSE = 5 pulses PPULSE_LEN = 12µs APC = Disabled TEST9 = 0x07 BINSRCH_TARGET = 31 Post Calibration Target Material: 18% reflective surface No glass above module Target Size: 100mm x 100mm Target Distance: 10mm | 247 | 329 | 411 | counts |
| Part to Part Variation (1) (2)    | Same as Response: Absolute                                                                                                                                                                                                                   |     |     | ±25 | %      |
| Noise <sup>(1) (2)</sup>          | Same as Response: Absolute                                                                                                                                                                                                                   |     |     | ±2  | %      |
| Response: No target (1) (3)       | Same as Response: Absolute except no target above the module                                                                                                                                                                                 | 19  | 30  | 41  | counts |

#### Note(s):

- 1. Representative result by characterization.
- 2. 3 sigma ( $\sigma$ ) variation.
- 3. Response with no target varies with power supply characteristics and system noise.

Datasheet, PublicPage 7[v3-00] 2025-Jan-28Document Feedback



# **Timing Characteristics**

Figure 10: I<sup>2</sup>C Timing Diagrams For TMD2636



Page 8Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



#### **Detailed Description**

#### **Proximity Operation**

By varying gain, VCSEL drive current, number of VCSEL pulses and VCSEL pulse duration the proximity detection range can be adjusted.

#### **Proximity**

Proximity results are affected by three fundamental factors: the integrated IR VCSEL emission, IR reception, and environmental factors, including target distance and surface reflectivity. The IR reception signal path begins with IR detection from a photodiode and ends with the 14-bit proximity result in PDATA register. Signal from the photodiode is amplified, and offset adjusted to optimize performance. Offset correction or cross-talk compensation is accomplished by adjustment to the POFFSET register. The analog circuitry of the device applies the offset value as a subtraction to the signal accumulation; therefore a positive offset value has the effect of decreasing the results.

#### I<sup>2</sup>C Characteristics

The device uses I<sup>2</sup>C serial communication protocol for communication. The device supports 7-bit chip addressing and standard (100kHz), fast (400kHz), and fast plus (1MHz) clock frequency modes with a chip address of 0x39. Read and write transactions comply with the standard set by Philips (now NXP).

Note that TMD2636 has non-standard maximum  $I_{OL} = 15 \text{mA}$  for the condition  $V_{OL} = 0.4 \text{V}$ . The  $I^2 \text{C}$  standard for fast plus mode requires minimum  $I_{OL} = 20 \text{mA}$  in this case.

Internal to the device, an 8-bit buffer stores the register address location of the desired byte to read or write. This buffer auto-increments upon each byte transfer and is retained between transaction events (i.e. valid even after the master issues a STOP command and the I<sup>2</sup>C bus is released). During consecutive read transactions, the future/repeated I<sup>2</sup>C read transaction may omit the memory address byte normally following the chip address byte; the buffer retains the last register address + 1.

#### Alternate I<sup>2</sup>C Address Option

If the SDA and SCL pins are swapped as shown below, the device will switch to an alternate I<sup>2</sup>C address. This allows two devices to reside on the same bus. After power is applied to the devices, a single dummy I<sup>2</sup>C access (read or write with valid I<sup>2</sup>C stop) to any address or device on the same bus is required to initialize the devices to their respective I<sup>2</sup>C addresses. The devices will generate an NOT-ACKNOWLEDGE (NACK) during this initial dummy access.

Page 9
[v3-00] 2025-Jan-28

Document Feedback



Figure 11: I<sup>2</sup>C Schemes



Figure 12: I<sup>2</sup>C Address Selection

|       | Master I <sup>2</sup> C Bus Signal |                                |
|-------|------------------------------------|--------------------------------|
| Clock | Data                               | 7-Bit I <sup>2</sup> C Address |
| SCL   | SDA                                | 0x39                           |
| SDA   | SCL                                | 0x38                           |

#### I<sup>2</sup>C Write Transaction

A write transaction consists of a START, CHIP-ADDRESSWRITE, REGISTER-ADDRESS, DATA BYTE(S), and STOP. Following each byte (9TH clock pulse) the slave places an ACKNOWLEDGE/NOT-ACKNOWLEDGE (ACK/NACK) on the bus. If NACK is transmitted by the slave, the master may issue a STOP.

#### I<sup>2</sup>C Read Transaction

A Read transaction consists of a START, CHIP-ADDRESS $_{WRITE}$ , REGISTER-ADDRESS, START, CHIP-ADDRESS $_{READ}$ , DATA BYTE(S), and STOP. Following all but the final byte the master places an ACK on the bus (9TH clock pulse). Termination of the Read transaction is indicated by a NACK being placed on the bus by the master, followed by STOP.

Alternately, if the previous I<sup>2</sup>C transaction was a read, the internal register address buffer is still valid, allowing the transaction to proceed without "re"-specifying the register address. In this case the transaction consists of a START, CHIP-ADDRESSREAD, DATA BYTE(S), and STOP. Following all but

Page 10

Document Feedback

[v3-00] 2025-Jan-28



the final byte the master places an ACK on the bus (9TH clock pulse). Termination of the Read transaction is indicated by a NACK being placed on the bus by the master, followed by STOP.

The I<sup>2</sup>C bus protocol was developed by Philips (now NXP). For a complete description of the I<sup>2</sup>C protocol, please review the NXP I<sup>2</sup>C design specification at:

https://www.i2c-bus.org/references/

#### **Simplified State Diagram**

Figure 13: Simplified State Diagram



Datasheet, PublicPage 11[v3-00] 2025-Jan-28Document Feedback



# **Register Description**

Figure 14: Register Overview

| Address | Register Name | R/W   | Register Function                            | Reset Value  |
|---------|---------------|-------|----------------------------------------------|--------------|
| 0x80    | ENABLE        | R/W   | Enables states and interrupts                | 0x00         |
| 0x82    | PRATE         | R/W   | Proximity time                               | 0x1F         |
| 0x88    | PILTL         | R/W   | Proximity interrupt low threshold low byte   | 0x00         |
| 0x89    | PILTH         | R/W   | Proximity interrupt low threshold high byte  | 0x00         |
| 0x8A    | PIHTL         | R/W   | Proximity interrupt high threshold low byte  | 0x00         |
| 0x8B    | PIHTH         | R/W   | Proximity interrupt high threshold high byte | 0x00         |
| 0x8C    | PERS          | R/W   | Proximity interrupt persistence filters      | 0x00         |
| 0x8D    | CFG0          | R/W   | Configuration zero                           | 0x40         |
| 0x8E    | PCFG0         | R/W   | Proximity configuration zero                 | 0x8F         |
| 0x8F    | PCFG1         | R/W   | Proximity configuration one                  | 0x60         |
| 0x91    | REVID         | R     | Revision ID                                  | 0x10         |
| 0x92    | ID            | R     | Device ID                                    | 0x44         |
| 0x9B    | STATUS        | R, SC | Device status                                | 0x00         |
| 0x9C    | PDATAL        | R     | Proximity ADC low data                       | 0x00         |
| 0x9D    | PDATAH        | R     | Proximity ADC high data                      | 0x00         |
| 0xA6    | REVID2        | R     | Revision ID two                              | 0x03 or 0x0C |
| 0xA8    | SOFTRST       | R/W   | Soft reset                                   | 0x00         |
| 0xA9    | PWTIME        | R/W   | Proximity wait time                          | 0x00         |
| 0xAA    | CFG8          | R/W   | Configuration eight                          | 0x02         |
| 0xAB    | CFG3          | R/W   | Configuration three                          | 0x04         |
| 0xAE    | CFG6          | R/W   | Configuration six                            | 0x3F         |
| 0xB3    | PFILTER       | R/W   | Proximity filter                             | 0x00         |
| 0xC0    | POFFSETL      | R/W   | Proximity offset low data                    | 0x00         |
| 0xC1    | POFFSETH      | R/W   | Proximity offset high data                   | 0x00         |
| 0xD7    | CALIB         | R/W   | Proximity offset calibration                 | 0x00         |
| 0xD9    | CALIBCFG      | R/W   | Proximity offset calibration control         | 0x50         |
| 0xDC    | CALIBSTAT     | R     | Proximity offset calibration status          | 0x00         |

Page 12
Document Feedback



| Address | Register Name | R/W | Register Function                 | Reset Value  |
|---------|---------------|-----|-----------------------------------|--------------|
| 0xDD    | INTENAB       | R/W | Interrupt enables                 | 0x00         |
| 0xE5    | FAC_L         | R   | Factory data low (lot code data)  | 0x00 to 0xFF |
| 0xE6    | FAC_H         | R   | Factory data high (lot code data) | 0x00 to 0xFF |
| 0xF9    | TEST9         | R/W | Test nine (must be set to 0x07)   | 0x00         |

#### Note(s):

1. R = Read Only, W = Write Only, R/W = Read or Write, SC = Self Clearing after access

# **ENABLE** Register (0x80)

Figure 15: ENABLE Register

| A   | Addr: 0x80 |         |        | ENABLE                                                                                          |
|-----|------------|---------|--------|-------------------------------------------------------------------------------------------------|
| Bit | Bit Name   | Default | Access | Bit Description                                                                                 |
| 7:5 | Reserved   | 000     | RW     | Reserved. Must be set to default value                                                          |
| 4   | PWEN       | 0       | RW     | This bit activates the proximity wait feature which is set by the PWTIME register. Active high. |
| 3   | Reserved   | 0       | RW     | Reserved. Must be set to default value                                                          |
| 2   | PEN        | 0       | RW     | This bit activates the proximity detection. Active high.                                        |
| 1   | Reserved   | 0       | RW     | Reserved. Must be set to default value                                                          |
| 0   | PON        | 0       | RW     | This field activates the internal oscillator and ADC channel. Active high.                      |

Before activating PEN, preset each applicable operating mode register and bits.

#### **PRATE Register (0x82)**

Figure 16: PRATE Register

| Ad  | dr: 0x82 |         |        | PRATE                                                                                          |
|-----|----------|---------|--------|------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Default | Access | Bit Description                                                                                |
| 7:0 | PRATE    | 0x1F    | RW     | This register defines the duration of 1 proximity sample, which is (PRATE $\pm$ 1)*88 $\mu$ s. |

Datasheet, PublicPage 13[v3-00] 2025-Jan-28Document Feedback



#### PILTL Register (0x88)

Figure 17: PILTL Register

| Addr: 0x88 |          | PILTL          |    |                                                                                                                                                                                                                                                               |  |
|------------|----------|----------------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default Access |    | Bit Description                                                                                                                                                                                                                                               |  |
| 7:0        | PILTL    | 0x00           | RW | This register contains the low byte of the 14-bit proximity LOW threshold when APC is enabled. If APC is disabled, this register contains the LOW threshold which is an 8-bit value which is compared against the upper 8 bits of the 10-bit proximity value. |  |

#### PILTH Register (0x89)

Figure 18: PILTH Register

| Addr: 0x89 |          | PILTH   |        |                                                                                                                                                  |  |  |
|------------|----------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit        | Bit Name | Default | Access | Bit Description                                                                                                                                  |  |  |
| 7:6        | Reserved | 00      | RW     | Reserved. Must be set to default value.                                                                                                          |  |  |
| 5:0        | PILTH    | 0x00    | RW     | This register contains the upper 6 bits of the 14-bit proximity LOW threshold when APC is enabled. If APC is disabled, this register is ignored. |  |  |

The contents of the PILTH and PILTL registers are combined and treated as a fourteen (14) bit threshold low value. If the value generated by the proximity ADC (PDATA) is below the PILTL/H threshold and the PPERS value is reached, then the low proximity threshold is breached. When setting the 14-bit proximity threshold, PILTL must be written first, immediately follow by PILTH. Internally, the lower 8 bits are buffered until the upper 8 bits are written. As the upper 8 bits are written both the high and low bytes are simultaneously latched as a 14-bit value.

If Automatic Pulse Control (APC) is disabled by setting bit 6 in CFG6 to 1, then the proximity data converts to a 10-bit value. PILTL contains an 8-bit threshold which is compared against the upper 8 bits of the 10-bit value. PILTH is ignored.

Page 14

Document Feedback

[v3-00] 2025-Jan-28



#### PIHTL Register (0x8A)

Figure 19: **PIHTL Register** 

| Addr: 0x8A |          | PIHTL          |    |                                                                                                                                                                                                                                                                 |  |
|------------|----------|----------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default Access |    | Bit Description                                                                                                                                                                                                                                                 |  |
| 7:0        | PIHTL    | 0x00           | RW | This register contains the low byte of the 14-bit proximity HIGH threshold when APC is enabled. If APC is disabled, this register contains the HIGH threshold which is an 8-bit value which is compared against the upper 8 bits of the 10-bit proximity value. |  |

#### **PIHTH Register (0x8B)**

Figure 20: **PIHTH Register** 

| Addr: 0x8B |          | PIHTH          |    |                                                                                                                                                   |  |
|------------|----------|----------------|----|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default Access |    | Bit Description                                                                                                                                   |  |
| 7:6        | Reserved | 00             | RW | Reserved. Must be set to default value.                                                                                                           |  |
| 5:0        | PIHTH    | 0x00           | RW | This register contains the upper 6 bits of the 14-bit proximity HIGH threshold when APC is enabled. If APC is disabled, this register is ignored. |  |

The contents of the PIHTH and PIHTL registers are combined and treated as a fourteen (14) bit threshold high value. If the value generated by the proximity ADC (PDATA) is above the PIHTL/H threshold and the PPERS value is reached, then the high proximity threshold is breached. When setting the 14-bit proximity threshold, PIHTL must be written first, immediately follow by PIHTH. Internally, the lower 8 bits are buffered until the upper 8 bits are written. As the upper 8 bits are written both the high and low bytes are simultaneously latched as a 14-bit value.

If Automatic Pulse Control (APC) is disabled by setting bit 6 in CFG6 to 1, then the proximity data converts to a 10-bit value. PIHTL contains an 8-bit threshold which is compared against the upper 8 bits of the 10-bit value. PIHTH is ignored.

**Datasheet, Public** Page 15 **Document Feedback** 



## PERS Register (0x8C)

Figure 21: PERS Register

| Addr: 0x8C |          | PERS        |        |                                                      |                                              |  |  |
|------------|----------|-------------|--------|------------------------------------------------------|----------------------------------------------|--|--|
| Bit        | Bit Name | Default     | Access | Bit Description                                      |                                              |  |  |
| 7:4        | Reserved | 0<br>(0000) | RW     | Reserved. Must be set to default value.              |                                              |  |  |
|            |          |             |        | This register sets the proximity persistence filter. |                                              |  |  |
|            |          | 0 (0000)    |        | Value                                                | Interrupt                                    |  |  |
|            |          |             | RW -   | 0 (0000)                                             | Every proximity cycle                        |  |  |
| 3:0        | PPERS    |             |        | 1 (0001)                                             | Any value outside proximity thresholds       |  |  |
| 3.0        | TTENS    |             |        | 2 (0010)                                             | 2 consecutive proximity values out of range  |  |  |
|            |          |             |        | 3 (0011)                                             | 3 consecutive proximity values out of range  |  |  |
|            |          |             |        |                                                      |                                              |  |  |
|            |          |             |        | 15 (1111)                                            | 15 consecutive proximity values out of range |  |  |

The frequency of consecutive proximity channel results outside of threshold limits are counted; this count value is compared against the PPERS value. If the counter is equal to the PPERS value an interrupt is asserted. Any time a proximity channel result is inside the threshold values the counter is cleared.

## CFG0 Register (0x8D)

Figure 22: CFG0 Register

| Addr: 0x8D |          | CFG0    |        |                                                                                                           |  |
|------------|----------|---------|--------|-----------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                                                                                           |  |
| 7:4        | Reserved | 0100    | RW     | Reserved. Must be set to default value.                                                                   |  |
| 3          | PWLONG   | 0       | RW     | When PWLONG (PROX Wait Long) is asserted the wait period as set by PWTIME is increased by a factor of 12. |  |
| 2:0        | Reserved | 000     | RW     | Reserved. Must be set to default value.                                                                   |  |

Page 16Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



#### PCFG0 Register (0x8E)

Figure 23: PCFG0 Register

| Addr: 0x8E |          | PCFG0          |        |                            |                                    |  |
|------------|----------|----------------|--------|----------------------------|------------------------------------|--|
| Bit        | Bit Name | Default        | Access | Bit                        | Description                        |  |
|            |          |                |        | This field sets the gain o | of the proximity IR sensor.        |  |
|            |          |                |        | Value                      | Gain                               |  |
| 7:6        | PGAIN    | 2              | RW     | 0 (00)                     | 1x                                 |  |
| 7.0        | PGAIN    | (10)           | NVV    | 1 (01)                     | 2x                                 |  |
|            |          |                |        | 2 (10)                     | 4x                                 |  |
|            |          |                |        | 3 (11)                     | 8x                                 |  |
|            |          |                |        | Maximum number of po       | ulses in a single proximity cycle. |  |
|            |          | 15<br>(001111) | RW     | Value                      | Maximum Number of Pulses           |  |
|            |          |                |        | 0 (00000)                  | 1                                  |  |
| 5:0        | PPULSE   |                |        | 1 (00001)                  | 2                                  |  |
|            |          |                |        | 2 (00010)                  | 3                                  |  |
|            |          |                |        |                            |                                    |  |
|            |          |                |        | 63 (11111)                 | 64                                 |  |

The PPULSE field sets the maximum number of IR VCSEL pulses that may occur in a proximity cycle. The proximity engine will automatically continue to add IR VCSEL pulses, up to the value set in PPULSE or if a near-saturation condition occurs if Automatic Pulse Control (APC) is enabled. The dynamic range of the sensor is automatically adjusted to detect distant targets as well as prevent saturation from close targets. This operation also reduces power consumption because proximity integration period is automatically shortened when a target is close to the sensor.

If Automatic Pulse Control (APC) is disabled by setting bit 6 in CFG6 to 1, then PPULSE always determines the number of proximity pulses to be transmitted.

Datasheet, PublicPage 17[v3-00] 2025-Jan-28Document Feedback



# PCFG1 Register (0x8F)

Figure 24: PCFG1 Register

| Ado | Addr: 0x8F |             | PCFG1  |                             |                                                                                                                |  |  |  |
|-----|------------|-------------|--------|-----------------------------|----------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Bit Name   | Default     | Access | Bit De                      | scription                                                                                                      |  |  |  |
|     |            |             |        | Proximity pulse length.     |                                                                                                                |  |  |  |
|     |            |             |        | Value                       | Pulse Length                                                                                                   |  |  |  |
|     |            |             |        | 0 (000)                     | 1μs                                                                                                            |  |  |  |
|     |            |             |        | 1 (001)                     | 2μs                                                                                                            |  |  |  |
| 7:5 | PPULSE_    | 3           | RW     | 2 (010)                     | 4μs                                                                                                            |  |  |  |
| 7.5 | LEN        | (011)       | 11.00  | 3 (011)                     | 8µs                                                                                                            |  |  |  |
|     |            |             |        | 4 (100)                     | 12µs                                                                                                           |  |  |  |
|     |            |             |        | 5 (101)                     | 16µs                                                                                                           |  |  |  |
|     |            |             |        | 6 (110)                     | 24μs                                                                                                           |  |  |  |
|     |            |             |        | 7 (111)                     | 32μs                                                                                                           |  |  |  |
| 4   | Reserved   | 0           | RW     | Reserved. Must be set to de | fault value                                                                                                    |  |  |  |
|     |            |             |        | Values are approximate; act | ngth of the IR VCSEL current.<br>ual current through VCSEL is<br>ze IR intensity. For lowest part<br>ommended. |  |  |  |
|     |            |             |        | Value                       | VCSEL Current                                                                                                  |  |  |  |
| 3:0 | PLDRIVE    | 0<br>(0000) | RW     | 5 (0101)                    | 7mA                                                                                                            |  |  |  |
|     |            | (0000)      |        | 6 (0110)                    | 8mA                                                                                                            |  |  |  |
|     |            |             |        | 7 (0111)                    | 9mA                                                                                                            |  |  |  |
|     |            | ]           |        | 8 (1000)                    | 10mA                                                                                                           |  |  |  |
|     |            |             |        | All other values            | Reserved                                                                                                       |  |  |  |

The PPULSE\_LEN field sets the length (width) of all IR VCSEL pulses within the proximity cycle. Longer pulses result in increased proximity range and typically result in less electrical noise generated in the analog front end.

Page 18Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



# REVID Register (0x91)

Figure 25: **REVID Register** 

| Addr: 0x91 |          | REVID   |        |                        |  |  |
|------------|----------|---------|--------|------------------------|--|--|
| Bit        | Bit Name | Default | Access | Bit Description        |  |  |
| 7:3        | Reserved | 00010   | RO     | Reserved               |  |  |
| 2:0        | REV_ID   | 000     | RO     | Device revision number |  |  |

# ID Register (0x92)

Figure 26: ID Register

| Addr: 0x92 |          | ID      |        |                            |  |  |
|------------|----------|---------|--------|----------------------------|--|--|
| Bit        | Bit Name | Default | Access | Bit Description            |  |  |
| 7:2        | ID       | 010001  | RO     | Device type identification |  |  |
| 1:0        | Reserved | 00      | RO     | Reserved                   |  |  |

Datasheet, Public Page 19 Document Feedback [v3-00] 2025-Jan-28



# STATUS Register (0x9B)

Figure 27: **STATUS** Register

| Add | Addr: 0x9B          |         | STATUS |                                                                                                                                                    |  |  |  |
|-----|---------------------|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Bit Name            | Default | Access | Bit Description                                                                                                                                    |  |  |  |
| 7   | PHIGH               | 0       | R, SC  | Set when PINT is set and PDATA > high threshold (after persistence). Cleared when PINT is cleared.                                                 |  |  |  |
| 6   | PLOW                | 0       | R, SC  | Set when PINT is set and PDATA < low threshold (after persistence). Cleared when PINT is cleared.                                                  |  |  |  |
| 5   | PSAT                | 0       | R, SC  | Proximity saturation flag indicates that an ambient or reflective-saturation event occurred during a previous proximity cycle.                     |  |  |  |
| 4   | PINT                | 0       | R, SC  | Proximity interrupt flag indicates that proximity results have exceeded thresholds and persistence settings.                                       |  |  |  |
| 3   | CINT                | 0       | R, SC  | Calibration interrupt flag indicates that calibration has completed.                                                                               |  |  |  |
| 2   | ZINT                | 0       | R, SC  | Zero detection interrupt flag indicates that a zero value in PDATA has caused the proximity offset to be decremented (if AUTO_OFFSET_ADJ = 1).     |  |  |  |
| 1   | PSAT_<br>REFLECTIVE | 0       | R, SC  | The Reflective Proximity Saturation Interrupt flag signals that the AFE has saturated during the IR VCSEL active portion of proximity integration. |  |  |  |
| 0   | PSAT_<br>AMBIENT    | 0       | R, SC  | The Ambient Proximity Saturation Interrupt flag signals that the AFE has saturated during the IR VCSEL inactive portion of proximity integration.  |  |  |  |

All flags in this register can be cleared by setting the bit high. Alternatively, if the INT\_READ\_CLEAR in the CFG3 register bit is set, then simply reading this register automatically clears all eight flags.

Page 20 Datasheet, Public [v3-00] 2025-Jan-28



#### PDATAL Register (0x9C)

Figure 28: **PDATAL Register** 

| Addr: 0x9C |          | PDATAL         |    |                                                                                                                                                                                                       |  |
|------------|----------|----------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default Access |    | Bit Description                                                                                                                                                                                       |  |
| 7:0        | PDATAL   | 0x00           | RO | This register contains the low byte of the 14-bit proximity ADC data when APC is enabled. If APC is disabled, this register contains the upper 8 most significant bits of the 10-bit proximity value. |  |

#### PDATAH Register (0x9D)

Figure 29: **PDATAH Register** 

| Addr: 0x9D |          | PDATAH  |        |                                                                                                                                                                                 |  |
|------------|----------|---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                                                                                                                                                                 |  |
| 7:0        | PDATAH   | 0x00    | RO     | This register contains the high byte of the 14-bit proximity ADC data when APC is enabled. If APC is disabled, bits 1:0 contain the lower 2 bits of the 10-bit proximity value. |  |

Proximity data is stored as a 14-bit value (two bytes). Reading the low byte first latches the high byte. Proximity detection uses an Automatic Pulse Control (APC) mechanism that adjusts the number of pulses per measurement based on the magnitude of the reflected IR signal. As the magnitude of the signal increases, the number of pulses decreases. Proximity detection uses a 10-bit ADC that is extended to a 14-bit dynamic range for PDATA using the following formula:

PDATA =  $ADC_{value} x$  (16 / actual number of pulses transmitted)

PDATA is therefore proportional to the reflected energy independent of the number of pulses transmitted.

If Automatic Pulse Control (APC) is disabled by setting bit 6 in CFG6 to 1, then the proximity data converts to a 10-bit value. PDATAL contains the 8 most significant bits of the 10-bit value and PDATAH bit locations 1:0 contain the lower 2 bits. When APC is disabled, only the upper 8 bits are compared against the threshold values contained in PILTL and PIHTL.

**Datasheet, Public** Page 21 **Document Feedback** 



# **REVID2** Register (0xA6)

Figure 30: REVID2 Register

| Addr: 0xA6 |          | REVID2       |        |                       |  |  |
|------------|----------|--------------|--------|-----------------------|--|--|
| Bit        | Bit Name | Default      | Access | Bit Description       |  |  |
| 7:4        | Reserved | 0000         | RO     | Reserved              |  |  |
| 3:0        | VER_ID   | 0011 or 1100 | RO     | Device version number |  |  |

# SOFTRST Register (0xA8)

Figure 31: SOFTRST Register

| Addr: 0xA8 |          | SOFTRST |        |                                                                                                                                                                                    |  |
|------------|----------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                                                                                                                                                                    |  |
| 7:1        | Reserved | 0000000 | RW     | Reserved. Must be set to default value.                                                                                                                                            |  |
| 0          | SOFTRST  | 0       | RW     | Writing a 1 to this bit will cause all registers to be reset to their default state. This will immediately terminate all device operation and put the device into the sleep state. |  |

# **PWTIME Register (0xA9)**

Figure 32: PWTIME Register

| Addr: 0xA9 |          | PWTIME  |                        |                                                          |           |                 |  |  |
|------------|----------|---------|------------------------|----------------------------------------------------------|-----------|-----------------|--|--|
| Bit        | Bit Name | Default | Access Bit Description |                                                          |           |                 |  |  |
|            |          |         |                        | Value that specifies the wait time in 2.78ms increments. |           |                 |  |  |
|            |          |         |                        | Value                                                    | Increment | Wait Time       |  |  |
|            | PWTIME   | 0x00    | RW                     | 0x00                                                     | 1         | 2.78ms (33.4ms) |  |  |
| 7:0        |          |         |                        | 0x01                                                     | 2         | 5.56ms (66.7ms) |  |  |
|            |          |         |                        | 0x11                                                     | 18        | 50.0ms (600ms)  |  |  |
|            |          |         |                        | 0x23                                                     | 36        | 100ms (1.20s)   |  |  |
|            |          |         |                        | 0x3F                                                     | 64        | 178ms (2.14s)   |  |  |
|            |          |         |                        | 0xFF                                                     | 256       | 712ms (8.54s)   |  |  |

Page 22Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



The wait timer is implemented using a down counter. Wait time = increment x 2.78ms. If PWLONG is enabled (bit 3 in CFG0), then wait time = increment x = 2.78 ms x = 12

## CFG8 Register (0xAA)

Figure 33: **CFG8** Register

| Addr: 0xAA |          | CFG8    |        |                                         |                           |  |  |
|------------|----------|---------|--------|-----------------------------------------|---------------------------|--|--|
| Bit        | Bit Name | Default | Access | Bit Description                         |                           |  |  |
| 7:2        | Reserved | 000000  | RW     | Reserved. Must be set to default value. |                           |  |  |
|            | PDSELECT | 10      | RW     | Proximity photodiode selection          |                           |  |  |
|            |          |         |        | Value                                   | Photodiode Selected       |  |  |
| 1:0        |          |         |        | 00                                      | No photodiode             |  |  |
| 1.0        |          |         |        | 01                                      | Far photodiode            |  |  |
|            |          |         |        | 10                                      | Near photodiode (default) |  |  |
|            |          |         |        | 11                                      | Both photodiodes          |  |  |

Datasheet, Public Page 23 Document Feedback



#### CFG3 Register (0xAB)

Figure 34: CFG3 Register

| Addr: | 0xAB               | CFG3    |        |                                                                                                                      |                                                                                                                         |              |            |  |
|-------|--------------------|---------|--------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------|------------|--|
| Bit   | Bit Name           | Default | Access |                                                                                                                      | Bit Description                                                                                                         |              |            |  |
| 7     | INT_READ_<br>CLEAR | 0       | RW     |                                                                                                                      | If set, then flag bits in the STATUS register will be reset whenever the STATUS register is read over I <sup>2</sup> C. |              |            |  |
| 6:5   | Reserved           | 00      | RW     | Reserved. Must be set to default value.                                                                              |                                                                                                                         |              |            |  |
|       |                    |         |        | The sleep after interrupt bit is used to place the devi<br>into a low power mode upon an interrupt pin<br>assertion. |                                                                                                                         |              |            |  |
|       | SAI                | 0       | RW     | PON                                                                                                                  | SAI                                                                                                                     | INT          | Oscillator |  |
| 4     |                    |         |        | 0                                                                                                                    | Х                                                                                                                       | Х            | OFF        |  |
|       |                    |         |        | 1                                                                                                                    | 0                                                                                                                       | Х            | ON         |  |
|       |                    |         |        | 1                                                                                                                    | 1                                                                                                                       | 1            | ON         |  |
|       |                    |         |        | 1                                                                                                                    | 1                                                                                                                       | 0            | OFF        |  |
| 3:0   | Reserved           | 0100    | RW     | Reserved.                                                                                                            | Must be set t                                                                                                           | o default va | lue.       |  |

The SAI bit sets the device operational mode following the completion of a proximity cycle. If PINT and PIEN are both set, causing an interrupt on the INT pin, and the SAI bit is set, then the oscillator will deactivate. The device will appear as if PON = 0, however, PON will read as 1. The device can only be reactivated (oscillator enabled) by clearing the interrupts in the STATUS register.

#### **CFG6 Register (0xAE)**

Figure 35: CFG6 Register

| Addr : 0xAE |             | CFG6    |        |                                                                                   |  |
|-------------|-------------|---------|--------|-----------------------------------------------------------------------------------|--|
| Bit         | Bit Name    | Default | Access | Bit Description                                                                   |  |
| 7           | Reserved    | 0       | RW     | Reserved. Must be set to default value.                                           |  |
| 6           | APC_DISABLE | 0       | RW     | Proximity automatic pulse control (APC) disable.  0 = APC enable  1 = APC disable |  |
| 5:0         | Reserved    | 111111  | RW     | Reserved. Must be set to default value.                                           |  |

Page 24Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



## **PFILTER Register (0xB3)**

Figure 36: **PFILTER Register** 

| Addr: 0xB3 |          | PFILTER |        |                                         |                          |  |  |
|------------|----------|---------|--------|-----------------------------------------|--------------------------|--|--|
| Bit        | Bit Name | Default | Access | Bit Description                         |                          |  |  |
| 7:2        | Reserved | 000000  | RW     | Reserved. Must be set to default value. |                          |  |  |
|            |          |         | RW     | Proximity moving average                |                          |  |  |
|            | PMAVG    |         |        | Value                                   | Proximity Moving Average |  |  |
| 1:0        |          | 00      |        | 00                                      | Disabled (default)       |  |  |
| 1.0        |          |         |        | 01                                      | 2 values                 |  |  |
|            |          |         |        | 10                                      | 4 values                 |  |  |
|            |          |         |        | 11                                      | 8 values                 |  |  |

The PMAVG bits select the moving average that is performed on the proximity data before it is loaded into PDATA and checked against the thresholds. The moving average uses data after proximity hardware averaging is performed (refer to the PROX\_AVG bits in the CALIBCFG register).

## POFFSETL Register (0xC0)

Figure 37: **POFFSETL** Register

| Addr: 0xC0 |          | POFFSETL |        |                                                                                |  |  |
|------------|----------|----------|--------|--------------------------------------------------------------------------------|--|--|
| Bit        | Bit Name | Default  | Access | Bit Description                                                                |  |  |
| 7:0        | POFFSETL | 0x00     | RW     | This register contains the magnitude portion of proximity offset adjust value. |  |  |

Datasheet, Public Page 25 Document Feedback



#### **POFFSETH Register (0xC1)**

Figure 38: **POFFSETH Register** 

| Addr: 0xC1 |          | POFFSETH |        |                                                                           |  |
|------------|----------|----------|--------|---------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default  | Access | Bit Description                                                           |  |
| 7:1        | Reserved | 0000000  | RW     | Reserved. Must be set to default value.                                   |  |
| 0          | POFFSETH | 0        | RW     | This register contains the sign portion of proximity offset adjust value. |  |

Typically, optical and/or electrical crosstalk negatively influence proximity operation and results. The POFFSETL/POFFSETH registers provide a mechanism to remove system crosstalk from the proximity data. POFFSETL and POFFSETH contains the magnitude and sign of a value which adjusts PDATA is generated in the AFE. An offset value in the range of  $\pm$  255 is possible.

#### CALIB Register (0xD7)

Figure 39: **CALIB Register** 

| Ad  | dr: 0xD7                   | CALIB   |        |                                                                                                                                               |  |
|-----|----------------------------|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Bit Name                   | Default | Access | Bit Description                                                                                                                               |  |
| 7   | CALAVG                     | 0       | RW     | Enables proximity hardware averaging as selected with PROX_AVG during calibration.  0 = No hardware averaging  1 = Hardware averaging enabled |  |
| 6   | Reserved                   | 0       | RW     | Reserved. Must be set to default value.                                                                                                       |  |
| 5   | ELECTRICAL_<br>CALIBRATION | 0       | RW     | Selects proximity calibration type.  0 = Electrical and optical crosstalk.  1 = Electrical crosstalk only.                                    |  |
| 4   | CALPRATE                   | 0       | RW     | Enables PRATE during calibration. Useful when averaging is enabled.  0 = PRATE ignored  1 = PRATE applied between averaging samples           |  |
| 3:1 | Reserved                   | 000     | RW     | Reserved. Must be set to default value.                                                                                                       |  |
| 0   | START_<br>OFFSET_CAL       | 0       | RW     | Set to 1 to start a calibration sequence.                                                                                                     |  |

Datasheet, Public Page 26 [v3-00] 2025-Jan-28



Proximity response in systems with electrical and optical crosstalk may be improved by using the calibration feature. Optical crosstalk is caused when the photodiode receives a portion of the VCSEL IR which was unintentionally reflected by a surface other than the target. Electrical offset is caused by electrical disturbance in the sensor AFE, and also influences the proximity result. The calibration routine adjusts the value in POFFSETL/H until the proximity result is as close to the binary search target as possible. Optical and electrical calibration function identically, except that during an electrical calibration the proximity photodiode is disconnected from the AFE.

An electrical calibration can be initiated anytime by setting the ELECTRICAL\_CALIBRATION and START\_OFFSET\_CAL bits. To perform an optical (and electrical) calibration do not set the ELECTRICAL\_CALIBRATION bit when setting the START\_OFFSET\_CALIB. The CINT flag will assert after calibration has finished. Upon completion proximity offset registers are automatically loaded with calibration result.

#### **CALIBCFG Register (0xD9)**

Figure 40: CALIBCFG Register (0xD9)

| Addr: 0xD9 |                     | CALIBCFG   |        |                                                                                                      |                                |  |  |
|------------|---------------------|------------|--------|------------------------------------------------------------------------------------------------------|--------------------------------|--|--|
| Bit        | Bit Name            | Default    | Access | Bit Description                                                                                      |                                |  |  |
|            |                     |            |        | Proximity off                                                                                        | set calibration result target. |  |  |
|            |                     |            |        | Value                                                                                                | PDATA Target                   |  |  |
|            |                     |            |        | 0 (000)                                                                                              | 3                              |  |  |
|            |                     | 2<br>(010) | RW     | 1(001)                                                                                               | 7                              |  |  |
| 7:5        | BINSRCH_<br>TARGET  |            |        | 2 (010)                                                                                              | 15                             |  |  |
| 7.5        |                     |            |        | 3 (011)                                                                                              | 31                             |  |  |
|            |                     |            |        | 4 (100)                                                                                              | 63                             |  |  |
|            |                     |            |        | 5 (101)                                                                                              | 127                            |  |  |
|            |                     |            |        | 6 (110)                                                                                              | 255                            |  |  |
|            |                     |            |        | 7 (111)                                                                                              | 511                            |  |  |
| 4          | Reserved            | 1          | RW     | Reserved. Mu                                                                                         | ust be set to default value.   |  |  |
| 3          | AUTO_OFFSET_<br>ADJ | 0          | RW     | If set, this bit causes the value in POFFSETL register to be decremented if PDATA ever becomes zero. |                                |  |  |

Datasheet, PublicPage 27[v3-00] 2025-Jan-28Document Feedback



| Addr: 0xD9 |          | CALIBCFG   |        |                                                                                                      |             |  |
|------------|----------|------------|--------|------------------------------------------------------------------------------------------------------|-------------|--|
| Bit        | Bit Name | Default    | Access | Bit Description                                                                                      |             |  |
|            | PROX_AVG | 0<br>(000) | RW     | PROX_AVG defines the number of ADC samples collected and hardware averaged during a proximity cycle. |             |  |
|            |          |            |        | Value                                                                                                | Sample Size |  |
|            |          |            |        | 0 (000)                                                                                              | Disable     |  |
|            |          |            |        | 1 (001)                                                                                              | 2           |  |
| 2:0        |          |            |        | 2 (010)                                                                                              | 4           |  |
|            |          |            |        | 3 (011)                                                                                              | 8           |  |
|            |          |            |        | 4 (100)                                                                                              | 16          |  |
|            |          |            |        | 5 (101)                                                                                              | 32          |  |
|            |          |            |        | 6 (110)                                                                                              | 64          |  |
|            |          |            |        | 7 (111)                                                                                              | 128         |  |

The binary search target field is used by the calibration feature to set the baseline value for PDATA when no target is present. For example, calibration of a device in open air, with no target, and BINSEARCH\_TARGET setting of 2 causes the PDATA value will be approximately 15 counts. This feature is useful because it forces PDATA result to always be above zero.

The PROX\_AVG field sets the number of ADC samples that are averaged. Each ADC sample causes the programmed number of proximity pulses to be transmitted. Once all samples have been completed and the average is calculated, the proximity state machine will then pass this value either directly to PDATA or to the proximity moving average filter depending on the configuration of the PMAVG bits in the PFILTER register.

Page 28Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



## **CALIBSTAT Register (0xDC)**

Figure 41: **CALIBSTAT Register** 

| Addr: 0xDC |                     | CALIBSTAT |        |                                                                                                                                                                                                     |  |
|------------|---------------------|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name            | Default   | Access | Bit Description                                                                                                                                                                                     |  |
| 7:3        | Reserved            | 00000     | RW     | Reserved. Must be set to default value.                                                                                                                                                             |  |
| 2          | OFFSET_<br>ADJUSTED | 0         | RW     | Bit is set when the proximity offset has been automatically decremented if AUTO_OFFSET_ADJ = 1 (see CALIBCFG register). This bit can be cleared by writing 1 to it or setting AUTO_OFFSET_ADJ to 0. |  |
| 1          | Reserved            | 0         | RW     | Reserved. Must be set to default value.                                                                                                                                                             |  |
| 0          | CALIB_FINISHED      | 0         | RW     | This flag indicates that calibration has finished. This bit is a copy of the CINT bit in the STATUS register. It will be cleared when the CINT bit is cleared.                                      |  |

# INTENAB Register (0xDD)

Figure 42: **INTENAB** Register

| Addr: 0xDD |          | INTENAB |        |                                                          |  |  |
|------------|----------|---------|--------|----------------------------------------------------------|--|--|
| Bit        | Bit Name | Default | Access | Bit Description                                          |  |  |
| 7:6        | Reserved | 00      | RW     | Reserved. Must be set to default value.                  |  |  |
| 5          | PIM      | 0       | RW     | Proximity Interrupt Mode 0 = Level based 1 = State based |  |  |
| 4          | PIEN     | 0       | RW     | Proximity Interrupt Enable                               |  |  |
| 3          | PSIEN    | 0       | RW     | Proximity Saturation Interrupt Enable                    |  |  |
| 2          | CIEN     | 0       | RW     | Calibration Interrupt Enable                             |  |  |
| 1          | ZIEN     | 0       | RW     | Zero Detect Interrupt Enable                             |  |  |
| 0          | Reserved | 0       | RW     | Reserved. Must be set to default value.                  |  |  |

The PIM (Proximity Interrupt Mode) bit selects the condition under which the PINT status bit and the corresponding interrupt (if enabled with PIEN) will be asserted.

Datasheet, Public Page 29 **Document Feedback** 



Figure 43: **Proximity Interrupt Mode** 



#### FAC\_L Register (0xE5)

Figure 44: FAC\_L Register

| Addr: 0xE5 |          | FAC_L       |        |                             |  |
|------------|----------|-------------|--------|-----------------------------|--|
| Bit        | Bit Name | Default     | Access | Bit Description             |  |
| 7:0        | Reserved | 0x00 - 0xFF | R      | Reserved for lot code data. |  |

#### FAC\_H Register (0xE6)

Figure 45: FAC\_H Register

| Addr: 0xE6 |          | FAC_H       |        |                             |  |
|------------|----------|-------------|--------|-----------------------------|--|
| Bit        | Bit Name | Default     | Access | Bit Description             |  |
| 7:0        | Reserved | 0x00 - 0xFF | R      | Reserved for lot code data. |  |

Datasheet, Public Page 30 [v3-00] 2025-Jan-28



# TEST9 Register (0xF9)

Figure 46: TEST9 Register

| Addr: 0xF9 |          | TEST9                          |     |                                |  |
|------------|----------|--------------------------------|-----|--------------------------------|--|
| Bit        | Bit Name | Default Access Bit Description |     |                                |  |
| 7:0        | Reserved | 0x00                           | R/W | Reserved. Must be set to 0x07. |  |

Datasheet, Public Page 31 Document Feedback



# **Application Information**

Figure 47: Recommended Circuit Layout



#### Note(s):

1. The dominant factor governing device performance is the component placement, not necessarily component value. The placement of the decoupling capacitor, 2.2µF, is the most critical. Place the component on the same side of PCB as device as shown in the figure above. Make connection as close as possible to minimize series inductance and resistance. This is critical.

Page 32Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



Figure 48: **Schematic** 



#### Note(s):

- 1. Place the C1 and C2 capacitors within 5mm of the module.
- 2. The value of the I<sup>2</sup>C pull up resistors RPU should be based on the 1.8V bus voltage, system bus speed and trace capacitance.
- 3. C1 and C2 are critical components to protect the device during high voltage ESD strikes.
- 4. In systems subjected to high voltage ESD strikes, it is recommended to connect VDD to a host GPIO pin to allow the device to be independently power cycled.

Datasheet, Public Page 33 [v3-00] 2025-Jan-28 **Document Feedback** 



## **PCB Pad Layout**

Suggested PCB pad layout guidelines for the surface mount module are shown. Flash Gold is recommended as a surface finish for the landing pads

Figure 49: Recommended PCB Pad Layout



#### Note(s):

- 1. All linear dimensions are in millimeters.
- 2. Dimension tolerances are  $\pm 0.05 \text{mm}$  unless otherwise noted.
- 3. This drawing is subject to change without notice.

Page 34Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



## **Packaging Drawings**

Figure 50: TMD2636 Package Drawing



#### Note(s):

- 1. All linear dimensions are in millimeters.
- 2. Dimension tolerances are 0.05mm unless otherwise noted.
- 3. Contact finish is Au.
- 4. This package contains no lead (Pb).
- 5. This drawing is subject to change without notice.

Datasheet, PublicPage 35[v3-00] 2025-Jan-28Document Feedback



# **Tape & Reel Information**

Figure 51: TMD2636 Tape & Reel Information



#### Note(s):

- 1. All linear dimensions are in millimeters. Dimension tolerance is ±0.10mm unless otherwise noted.
- 2. The dimensions on this drawing are for illustrative purposes only. Dimensions of an actual carrier may vary slightly.
- 3. Symbols on drawing A0, B0 and K0 are defined on ANSI EIA standard 481-B 2001.
- 4. ams OSRAM packaging tape and reel conform to the requirements of EIA standard 481-B.
- $5. \ In \ accordance \ with \ EIA \ standard \ device \ pin \ 1 \ is \ located \ next \ to \ the \ sprocket \ holes \ in \ the \ tape.$
- 6. This drawing is subject to change without notice.

Page 36

Document Feedback

[v3-00] 2025-Jan-28



# Soldering & Storage Information

The module has been tested and has demonstrated an ability to be reflow soldered to a PCB substrate. The solder reflow profile describes the expected maximum heat exposure of components during the solder reflow process of product on a PCB. Temperature is measured on top of component. The components should be limited to a maximum of three passes through this solder reflow profile.

Figure 52: Solder Reflow Profile

| Profile Feature Preheat / Soak                                                     | Sn-Pb Eutectic<br>Assembly                                                                                                                                       | Pb- Free Assembly                                                                                                                                                |
|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Temperature Min (T <sub>smin</sub> )                                               | 100°C                                                                                                                                                            | 150°C                                                                                                                                                            |
| Temperature Max (T <sub>smax</sub> )                                               | 150°C                                                                                                                                                            | 200°C                                                                                                                                                            |
| Time $(t_s)$ from $(T_{smin to} T_{smax})$                                         | 60 - 120 seconds                                                                                                                                                 | 60 - 120 seconds                                                                                                                                                 |
| Ramp-up rate (T <sub>L</sub> to T <sub>P</sub> )                                   | 3°C/second max.                                                                                                                                                  | 3°C/second max                                                                                                                                                   |
| Liquidous temperature ( $T_L$ )<br>Time ( $t_L$ ) maintained above $T_L$           | 183°C<br>60 - 150 seconds                                                                                                                                        | 217°C<br>60 - 150 seconds                                                                                                                                        |
| Peak package body temperature (T <sub>P</sub> )                                    | For users T <sub>P</sub> must not exceed the classification temp. of 235 °C. For suppliers T <sub>P</sub> must equal or exceed the classification temp of 235°C. | For users T <sub>P</sub> must not exceed the classification temp. of 260 °C. For suppliers T <sub>P</sub> must equal or exceed the classification temp of 260°C. |
| Time $(t_p)^{(1)}$ within 5 °C of the specified classification temperature $(T_c)$ | 20 (1)                                                                                                                                                           | 30 (1)                                                                                                                                                           |
| Ramp-down rate (T <sub>P</sub> to T <sub>L</sub> )                                 | 6°C/second max.                                                                                                                                                  | 6°C/second max.                                                                                                                                                  |
| Time 25 °C to peak temperature                                                     | 6 minutes max.                                                                                                                                                   | 8 minutes max.                                                                                                                                                   |

#### Note(s):

1. Tolerance for peak profile temperature  $(T_{\mbox{\scriptsize P}})$  is defined as a supplier minimum and a user maximum.

Datasheet, PublicPage 37[v3-00] 2025-Jan-28Document Feedback



Figure 53: Solder Reflow Profile Graph



# **Storage Information**

#### **Moisture Sensitivity**

Optical characteristics of the device can be adversely affected during the soldering process by the release and vaporization of moisture that has been previously absorbed into the package. To ensure the package contains the smallest amount of absorbed moisture possible, each device is baked prior to being dry packed for shipping. Devices are dry packed in a sealed aluminized envelope called a moisture-barrier bag with silica gel to protect them from ambient moisture during shipping, handling, and storage before use.

#### Shelf Life

The calculated shelf life of the device in an unopened moisture barrier bag is 24 months from the date code on the bag when stored under the following conditions:

· Shelf Life: 24 months

• Ambient Temperature: <40°C

• Relative Humidity: <90%

Rebaking of the devices will be required if the devices exceed the 24 months shelf life or the Humidity Indicator Card shows that the devices were exposed to conditions beyond the allowable moisture region.

Page 38

Document Feedback

[v3-00] 2025-Jan-28



#### Floor Life

The module has been assigned a moisture sensitivity level of MSL 3. As a result, the floor life of devices removed from the moisture barrier bag is 168 hours from the time the bag was opened, provided that the devices are stored under the following conditions:

• Floor Life: 168 hours

• Ambient Temperature: <30°C

• Relative Humidity: <60%

If the floor life or the temperature/humidity conditions have been exceeded, the devices must be rebaked prior to solder reflow or dry packing.

# **Rebaking Instructions**

When the shelf life or floor life limits have been exceeded, rebake at 50°C for 12 hours.

**Datasheet, Public** Page 39 **Document Feedback** 



# **Laser Eye Safety**

Complies with IEC/EN 60825-1:2014 and 21 CFR 1040.10 and 1040.11 except for deviations pursuant to Laser Notice No. 50, dated June 24, 2007

The TMD2636 is designed to meet the Class 1 laser safety limits including single faults in compliance with IEC/EN 60825-1:2014. In an end application system environment, the system may need to be tested to ensure it remains compliant. The system must not include any additional lens to concentrate the laser light or parameters set outside of the recommended operating conditions or any physical modification to the module during development could result in hazardous levels of radiation exposure.



Page 40Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



# **Ordering & Contact Information**

Figure 54: Ordering Information

| Ordering Code | I <sup>2</sup> C Bus | I <sup>2</sup> C Address | Delivery Form       | Delivery Quantity |
|---------------|----------------------|--------------------------|---------------------|-------------------|
| TMD26363      | 1.8V                 | 0x39                     | Tape and Reel (13") | 10000 pcs/reel    |
| TMD26363M     | 1.8V                 | 0x39                     | Tape and Reel (7")  | 1000 pcs/reel     |

Please visit our website at ams-osram.com
For information about our products go to Products
For technical support use our Technical Support Form
For feedback about this document use Document-Feedback
For sales offices and branches go to Sales Offices / Branches
For distributors and sales representatives go to Channel
Partners

#### Headquarters

ams-OSRAM AG Tobelbader Strasse 30 8141 Premstaetten Austria, Europe

Tel: +43 (0) 3136 500 0

Datasheet, PublicPage 41[v3-00] 2025-Jan-28Document Feedback



# ams OSRAM RoHS and REACH Compliance Statements for Semiconductor Products

**RoHS Compliant:** The term "RoHS compliant" means that semiconductor products from ams OSRAM fully comply with current RoHS directives, and China RoHS. Our semiconductor products do not contain any chemicals for all 6 substance categories plus additional 4 substance categories (per amendment EU2015/863) above the defined threshold limit in the Annex II.

**REACH Compliant:** Semiconductor products from ams OSRAM are free of Substances of Very High Concern (SVHC) according Article 33 of the REACH Regulation 2006/1907/EC; please refer to the Candidate List of Substances of ECHA here.

Important Information: The information provided in this statement represents ams OSRAM knowledge and belief as of the date that it is provided. ams OSRAM bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. We are undertaking efforts to better integrate information from third parties. ams OSRAM has taken and will continue to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams OSRAM and its suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

Page 42Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



# **Copyright & Disclaimer**

Copyright ams-OSRAM AG, Tobelbader Strasse 30, 8141 Premstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

Devices sold by ams-OSRAM AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams-OSRAM AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein, ams-OSRAM AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams-OSRAM AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams-OSRAM AG for each application. This product is provided by ams-OSRAM AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed.

ams-OSRAM AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams-OSRAM AG rendering of technical or other services.

#### Product and functional safety devices/applications or medical devices/applications:

ams-OSRAM AG components are not developed, constructed or tested for the application as safety relevant component or for the application in medical devices. ams-OSRAM AG products are not qualified at module and system level for such application.

In case buyer – or customer supplied by buyer – considers using ams-OSRAM AG components in product safety devices/applications or medical devices/applications, buyer and/or customer has to inform the local sales partner of ams-OSRAM AG immediately and ams-OSRAM AG and buyer and /or customer will analyze and coordinate the customer-specific request between ams-OSRAM AG and buyer and/or customer.

Datasheet, Public Page 43 **Document Feedback** 



# **Document Status**

| Document Status       | Product Status  | Definition                                                                                                                                                                                                                                              |
|-----------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product Preview       | Pre-Development | Information in this datasheet is based on product ideas in<br>the planning phase of development. All specifications are<br>design goals without any warranty and are subject to<br>change without notice                                                |
| Preliminary Datasheet | Pre-Production  | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice |
| Datasheet             | Production      | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade               |

#### **Other Definitions**

#### Draft / Preliminary:

The draft / preliminary status of a document indicates that the content is still under internal review and subject to change without notice. ams-OSRAM AG does not give any warranties as to the accuracy or completeness of information included in a draft / preliminary version of a document and shall have no liability for the consequences of use of such information.

#### **Short Datasheet:**

A short datasheet is intended for quick reference only, it is an extract from a full datasheet with the same product number(s) and title. For detailed and full information always see the relevant full datasheet. In case of any inconsistency or conflict with the short datasheet, the full datasheet shall prevail.

Page 44Datasheet, PublicDocument Feedback[v3-00] 2025-Jan-28



# **Revision Information**

| Changes from 2-00 (2023-Jan-04) to current revision 3-00 (2025-Jan-28) | Page |
|------------------------------------------------------------------------|------|
| Added note for I <sub>IO</sub> Figure 5                                | 4    |
| Updated I <sup>2</sup> C Characteristics                               | 9    |

#### Note(s):

- 1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision.
- 2. Correction of typographical errors is not explicitly mentioned.

Datasheet, Public Page 45 Document Feedback



#### **Content Guide**

#### 1 General Description

- 1 Key Benefits & Features
- 2 Applications
- 2 Block Diagram
- 3 Pin Assignment
- 4 Absolute Maximum Ratings
- 5 Electrical Characteristics
- 8 Timing Characteristics

## 9 Detailed Description

- 9 Proximity Operation
- 9 Proximity
- 9 I<sup>2</sup>C Characteristics
- 9 Alternate I<sup>2</sup>C Address Option
- 10 I<sup>2</sup>C Write Transaction
- 10 I<sup>2</sup>C Read Transaction
- 11 Simplified State Diagram

#### 12 Register Description

- 13 ENABLE Register (0x80)
- 13 PRATE Register (0x82)
- 14 PILTL Register (0x88)
- 14 PILTH Register (0x89)
- 15 PIHTL Register (0x8A)
- 15 PIHTH Register (0x8B)
- 16 PERS Register (0x8C)
- 16 CFG0 Register (0x8D)
- 17 PCFG0 Register (0x8E)
- 18 PCFG1 Register (0x8F)
- 19 REVID Register (0x91)
- 19 ID Register (0x92)
- 20 STATUS Register (0x9B)
- 21 PDATAL Register (0x9C)
- 21 PDATAH Register (0x9D)
- 22 REVID2 Register (0xA6)
- 22 SOFTRST Register (0xA8)
- 22 PWTIME Register (0xA9)
- 23 CFG8 Register (0xAA)
- 24 CFG3 Register (0xAB)
- 24 CFG6 Register (0xAE)
- 25 PFILTER Register (0xB3)
- 25 POFFSETL Register (0xC0)
- 26 POFFSETH Register (0xC1)
- 26 CALIB Register (0xD7)
- 27 CALIBCFG Register (0xD9)
- 29 CALIBSTAT Register (0xDC)
- 29 INTENAB Register (0xDD)
- 30 FAC\_L Register (0xE5)
- 30 FAC\_H Register (0xE6)
- 31 TEST9 Register (0xF9)

## 32 Application Information

34 PCB Pad Layout

Page 46

Document Feedback

[v3-00] 2025-Jan-28



- 35 Packaging Drawings
- 36 Tape & Reel Information
- 37 Soldering & Storage Information
- 38 Storage Information
- 38 Moisture Sensitivity
- 38 Shelf Life
- 39 Floor Life
- 39 Rebaking Instructions
- 40 Laser Eye Safety
- 41 Ordering & Contact Information
- 42 ams OSRAM RoHS and REACH Compliance Statements for Semiconductor Products
- 43 Copyright & Disclaimer
- 44 Document Status
- 45 Revision Information

Datasheet, PublicPage 47[v3-00] 2025-Jan-28Document Feedback