# amu Mira030 ## Datasheet ### **Table of contents** | 1 | Ger | neral description | 4 | | | | |---|------------------------|------------------------------|----|--|--|--| | | 1.1 | Key benefits & features | 4 | | | | | | 1.2 | Applications | 4 | | | | | | 1.3 | Block diagram | 5 | | | | | 2 | Ord | dering information | 6 | | | | | 3 | Pin | assignment | 7 | | | | | | 3.1 | Reconstructed wafer | 7 | | | | | | 3.2 | CSP package | 10 | | | | | 4 | Abs | solute maximum ratings | 12 | | | | | 5 | Ele | ctrical characteristics | 13 | | | | | 6 | Ele | ctro-optical characteristics | 14 | | | | | 7 | Functional description | | | | | | | | 7.1 | Chip description | 16 | | | | | | 7.2 | Configuration interface | 17 | | | | | | 7.3 | Sensor ID | 20 | | | | | | 7.4 | Data interface | 20 | | | | | | 7.5 | On-chip PLL | 25 | | | | | 8 | Sen | nsor operation | 26 | | | | | | 8.1 | Illumination trigger | 26 | | | | | | 8.2 | External triggering mode | 26 | | | | | | 8.3 | AEC & AGC | 28 | | | | | | 8.4 | Group hold | 33 | | | | | | 8.5 | Black level control (BLC) | 34 | | | | | | 8.6 | Video output mode | 35 | | | | | | 8.7 | Frame rate calculation | | | | | | | 8.8 | Test mode | 37 | | | | | 9 | App | olication information | 39 | | | | | 10 | Pacl | kage drawings & markings | 43 | |----|------|--------------------------|----| | | 10.1 | Reconstructed wafer | 43 | | | 10.2 | CSP package | 44 | | 11 | Rev | ision information | 46 | | 12 | Lea | al information | 47 | ## Mira030 0.3MP global shutter CMOS image sensor ### 1 General description This datasheet document describes the specification and functionalities of Mira030, a VGA (0.3 MP) global shutter CMOS image sensor. Mira030 is a monochrome global shutter CMOS image sensor with a resolution of 640H $\times$ 480V. The sensor supports complex on-chip operations such as external trigger, windowing and horizontal or vertical mirroring. Its maximum frame rate is 180fps at a resolution of 640H $\times$ 480V. Registers of this chip are accessible via the standard I<sup>2</sup>C interface. External triggering is possible via the TRIG pin. ### 1.1 Key benefits & features The benefits and features of Mira030, 0.3MP global shutter CMOS image sensor are listed below: Table 1: Key benefits & features | Benefits | Features | |----------------------------------|--------------------------------| | High speed applications | 180 fps at 10b full resolution | | Motion blur robustness & low PLS | Global shutter pixel | | Standard data interfaces | MIPI and LVDS | | Standard control interface | I <sup>2</sup> C interface | | Low power consumption | Max 120 mW at max frame rate | ### 1.2 Applications - Machine vision - Barcode scanner - Automotive - Motion monitoring - Miniature cameras ### 1.3 Block diagram The functional blocks of this device are shown in Figure 1. Mira030 supports the Mobile Industry Processor Interface (MIPI) and the Low Voltage Differential Signaling (LVDS) interface. Also, a typical configuration is depicted in Figure 2. Figure 1: Functional blocks of Mira030 DOVDD<u>AVD</u>D <u>DV</u>DD **4.7k**Ω DVDD SCL Two-wire serial interface SDA MIPI/LVDS\_CLK MIPI/LVDS PORT MIPI/LVDS\_DATA0 XSHUTDN MIPI/LVDS\_DATA1 TRIG From controller OTPPGM Mira030 SID0 SID1 LED STOBE LED STROBE EXTCLK \_\_ EXTCLK Figure 2: Typical configuration ### 2 Ordering information | Ordering code | Package | Delivery form | Delivery quantity | |----------------|---------|---------------|-------------------| | Mira030-1RM2D0 | RW | Cassette | 10000 | | Mira030-1RM2WP | CSP | Tray | 10000 | ### 3 Pin assignment ### 3.1 Reconstructed wafer ### 3.1.1 Pin diagram The pin assignment is shown below. Figure 3: Mira030 RW package pin assignment ### 3.1.2 Pin description The bonding area size of each pin in Table 2 is 70.2 x 70.2. Table 2: Mira030 pin description RW | Pad # | Pad name | X-axis | Y-axis | Pin type | Description | |-------|----------|--------|---------|----------|-------------------------------------------| | 1 | TRIG | -54.9 | 1462.05 | Input | Trigger signal, External exposure control | | 2 | DOGND | -205.2 | 1462.05 | GND | I/O GND | | 3 | DVDD | -355.5 | 1462.05 | Power | 1.5V digital power | | Pad # | Pad name | X-axis | Y-axis | Pin type | Description | |-------|-----------|----------|----------|--------------|-----------------------------------------------------------------------------------| | 4 | AVDD | -511.2 | 1462.05 | Power | 2.8V analog power | | 5 | AGND | -672.75 | 1462.05 | GND | Analog ground | | 6 | FSYNC | -823.05 | 1462.05 | Input | DVP frame SYNC | | 7 | OTPPGM | -1564.2 | 1462.05 | Input | OTP burning voltage control pin (connect a $4.7k\Omega$ resistor to the DGND pin) | | 8 | DVDD | -1777.95 | 969.3 | Power | 1.5V digital power | | 9 | DOGND | -1777.95 | 819 | GND | I/O GND | | 10 | LEDSTROBE | -1777.95 | 668.7 | Output | LED STROBE signal | | 11 | SDA | -1777.95 | 518.4 | Input/output | I <sup>2</sup> C data line (open drain) | | 12 | SCL | -1777.95 | 346.5 | Input | I <sup>2</sup> C clock line | | 13 | EXTCLK | -1777.95 | 196.2 | Input | Clock input | | 14 | LREF | -1777.95 | 45.9 | Input | DVP row SYNC | | 15 | PCLK | -1777.95 | -120.6 | Input | DVP clock | | 16 | DOGND | -1777.95 | -298.8 | GND | I/O GND | | 17 | DVDD | -1777.95 | -449.1 | Power | 1.5V digital power | | 18 | D<0> | -1777.95 | -637.65 | Output | DVP output bit[0] | | 19 | D<1> | -1777.95 | -787.95 | Output | DVP output bit[1] | | 20 | DOVDD | -1777.95 | -938.25 | Power | 1.8V I/O power | | 21 | D<2> | -1777.95 | -1088.55 | Output | DVP output bit[2] | | 22 | D<3> | -1777.95 | -1238.85 | Output | DVP output bit[3] | | 23 | DOVDD | -1528.2 | -1462.05 | Power | 1.8V I/O power | | 24 | DOGND | -1339.2 | -1462.05 | GND | I/O GND | | 25 | D<4>/MD0N | -1044 | -1462.05 | Output | DVP output bit[4]/MIPI DATA 0 Negative | | 26 | D<5>/MD0P | -893.7 | -1462.05 | Output | DVP output bit[5]/MIPI DATA 0 Positive | | 27 | DVDD | -743.4 | -1462.05 | Power | 1.5V digital power | | 28 | D<6>/MCN | -518.4 | -1462.05 | Output | DVP output bit[6]/MIPI clock negative | | 29 | D<7>/MCP | -368.1 | -1462.05 | Output | DVP output bit[7]/MIPI clock positive | | 30 | DOGND | -217.8 | -1462.05 | GND | I/O GND | | 31 | D<8>/MD1N | -67.5 | -1462.05 | Output | DVP output bit[8]/MIPI DATA 1 negative | | 32 | D<9>/MD1P | 82.8 | -1462.05 | Output | DVP output bit[9]/MIPI DATA 1 positive | | 33 | DOVDD | 233.1 | -1462.05 | Power | 1.8V I/O power | | 34 | D<10> | 383.4 | -1462.05 | Output | DVP output bit[10] | | 35 | D<11> | 533.7 | -1462.05 | Output | DVP output bit[11] | | 36 | DOGND | 684 | -1462.05 | GND | I/O GND | | 37 | AGND | 834.3 | -1462.05 | GND | Analog ground | | 38 | AVDD | 997.2 | -1462.05 | Power | 2.8V analog power | | 20 | TXVDD | 1777.95 | -670.5 | Output | Internal reference voltage (connect an externa capacitor to the AGND pin) | | 39 | | | | | | | Pad # | Pad name | X-axis | Y-axis | Pin type | Description | |-------|----------|---------|---------|----------|----------------------------------------------------------------------------| | 41 | VREFN | 1777.95 | -369.9 | Output | Internal reference voltage (connect an external capacitor to the AGND pin) | | 42 | VREFN1 | 1777.95 | -219.6 | Output | Internal reference voltage (connect an external capacitor to the AGND pin) | | 43 | VREF1 | 1777.95 | -69.3 | Output | Internal reference voltage (connect an external capacitor to the AGND pin) | | 44 | AVDD | 1777.95 | 81 | Power | 2.8V analog power | | 45 | GS_VREF | 1777.95 | 231.3 | Output | Internal reference voltage (connect an external capacitor to the AGND pin) | | 46 | RST_M | 1777.95 | 381.6 | Output | Internal reference voltage (connect an external capacitor to the AGND pin) | | 47 | AGND | 1777.95 | 531.9 | GND | Analog ground | | 48 | AGND | 1595.7 | 1462.05 | GND | Analog ground | | 49 | AVDD | 1445.4 | 1462.05 | Power | 2.8V analog power | | 50 | ATM | 1295.1 | 1462.05 | NC | Test | | 51 | XSHUTDN | 1144.8 | 1462.05 | Input | XSHUTDN signal input (internal pull-up, active low) | | 52 | DOGND | 994.5 | 1462.05 | GND | I/O GND | | 53 | SID0 | 844.2 | 1462.05 | Input | I <sup>2</sup> C device ID 0 | | 54 | SID1 | 693.9 | 1462.05 | Input | I <sup>2</sup> C device ID 1 | | 55 | DVDD | 543.6 | 1462.05 | Power | 1.5V digital power | | 56 | TRIGS | 119.7 | 1462.05 | Input | Reserved | ### 3.2 CSP package ### 3.2.1 Pin diagram Figure 4 shows the top view of Mira030 package pin assignment for MIPI. Figure 4: Top view of Mira030 CSP package pin assignment for MIPI ### 3.2.2 Pin description Table 3: Mira030 pin description CSP | No. | Pin no. | Pin name | Pin type | Description | |-----|---------|-----------|----------|-----------------------------------------------------------------| | 1 | A2 | OTPPGM | Input | OTP burning voltage (connect a 4.7kΩ resistor to the DOGND pin) | | 2 | A4 | AVDD | Power | 2.8V analog power supply | | 3 | A6 | SID1 | Input | I <sup>2</sup> C device ID 1 (internal pull-down) | | 4 | A8 | AGND | GND | Analog ground | | 5 | B1 | LEDSTROBE | Output | LED strobe signal | | 6 | В3 | TRIG | Input | External trigger of exposure | | 7 | B5 | AGND | GND | Analog ground | | | | | | | | No. | Pin no. | Pin name | Pin type | Description | |-----|---------|----------|--------------|----------------------------------------------------------------------------| | 8 | В7 | XSHUTDN | Input | Shutdown (internal pull-up, active low) | | 9 | C2 | SDA | Input/output | I <sup>2</sup> C data line (open drain) | | 10 | C4 | DVDD | Power | 1.5V digital power supply | | 11 | C6 | SID0 | Input | I <sup>2</sup> C device ID 0 (internal pull-down) | | 12 | C8 | RSTM | Output | Internal reference voltage (connect an external capacitor to the AGND pin) | | 13 | D1 | EXTCLK | Input | Clock input | | 14 | D3 | SCL | Input | I <sup>2</sup> C clock | | 15 | D5 | DOGND | GND | I/O GND | | 16 | D7 | VREFGS | Output | Internal reference voltage (connect an external capacitor to the AGND pin) | | 17 | E2 | DOGND | GND | I/O GND | | 18 | E4 | DVDD | Power | 1.5V digital power supply | | 19 | E6 | AVDD | Power | 2.8V analog power supply | | 20 | E8 | VREF1 | Output | Internal reference voltage (connect an external capacitor to the AGND pin) | | 21 | F1 | DVDD | Power | 1.5V digital power supply | | 22 | F3 | MD0P | Output | MIPI data 0 positive | | 23 | F5 | MD1N | Output | MIPI data 1 negative | | 24 | F7 | VREFN1 | Output | Internal reference voltage (connect an external capacitor to the AGND pin) | | 25 | G2 | MD0N | Output | MIPI data 0 negative | | 26 | G4 | MCP | Output | MIPI clock positive | | 27 | G6 | AGND | GND | Analog ground | | 28 | G8 | VREFH | Output | Internal reference voltage (connect an external capacitor to the AGND pin) | | 29 | H1 | DOVDD | Power | 1.8V I/O power supply | | 30 | НЗ | MCN | Output | MIPI clock negative | | 31 | H5 | MD1P | Output | MIPI data 1 positive | | 32 | H7 | VREFN | Output | Internal reference voltage (connect an external capacitor to the AGND pin) | | | | | | | ### 4 Absolute maximum ratings Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under "Operating Conditions" is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 4: Absolute maximum ratings of Mira030 | Symbol | Parameter | Min | Max | Unit | Comments | |------------------------|----------------------------------------------|------|-------------------|--------|--------------------------------------------| | Electrical p | parameters | | | | | | $V_{AVDD}$ | Analog supply voltage | -0.3 | 3.4 | V | | | $V_{DVDD}$ | Digital supply voltage | -0.3 | 1.8 | V | | | $V_{DOVDD}$ | I/O supply voltage | -0.3 | 2.2 | V | | | | I/O input voltage | -0.3 | $V_{DOVDD} + 0.3$ | V | | | | I/O output voltage | -0.3 | $V_{DOVDD} + 0.3$ | V | | | I <sub>SCR</sub> | Input current (latch-up immunity) | | ± 100 | mA | JEDEC JESD78D Nov 2011 | | Continuou | s power dissipation (T <sub>A</sub> = 70 °C) | | | | | | P <sub>T</sub> | Continuous power dissipation | | 120 | mW | | | Electrostat | ic discharge | | | | | | ESD <sub>HBM</sub> | Electrostatic discharge HBM | | ± V>2 | kV | MIL-STD-883J Method<br>3015.9 | | ESD <sub>CDM</sub> | Electrostatic discharge CDM | ± | - V>250 | V | ANSI/ESDA/JEDEC JS-002-<br>2014 | | Temperatu | re ranges and storage conditions | | | | | | $R_{THJA}$ | Junction to ambient thermal resistance | | 40 | °C/W | Reference Package Thermal Resistance value | | T <sub>A</sub> | Operating ambient temperature | -30 | 80 | °C | | | TJ | Operating junction temperature | -25 | 85 | °C | | | T <sub>SPEC</sub> | Operating temperature spec | -20 | 60 | °C | Best performance <sup>(1)</sup> | | $T_{\text{STRG\_CSP}}$ | Storage temperature CSP | -40 | 85 | °C | | | $T_{STRG\_WAF}$ | Storage temperature wafer | 20 | 30 | °C | | | t <sub>STRG_CSP</sub> | Storage time CSP | | 12 | months | | | t <sub>STRG_WAF</sub> | Storage time wafer | | 6 | months | | | $RH_{NC\_CSP}$ | Relative humidity (non-condensing) | 5 | 85 | % | | | RH <sub>NC_WAF</sub> | Relative humidity (non-condensing)<br>Wafer | | 30 | % | N2 Wafer Stocker condition <sup>(2)</sup> | | MSL | Moisture sensitivity level | | 3 | | JESD22-A113F IPC-<br>JEDEC_J-STD-020D | <sup>(1)</sup> Ideal temperature range for best performance. (2) Die and wafers, when in storage, should be stored at temperature between 20°C and 30°C, relative humidity of less than 30%, and in clean, dry, inert atmosphere (e.g. Nitrogen) or in a vacuum sealed bag. ### 5 Electrical characteristics All limits are guaranteed. The parameters with Min and Max values are guaranteed with production tests or SQC (Statistical Quality Control) methods. Table 5: DC electrical characteristics (MIPI mode: VAVDD = 2.8V, VDOVDD = 1.8V) | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|--------------------------|--------------------|--------------------------|------| | Power sup | ply | | | | | | V <sub>AVDD</sub> | Analog supply voltage | 2.7 | 2.8 | 2.9 | V | | V <sub>D</sub> VDD | Digital supply voltage | 1.4 | 1.5 | 1.6 | V | | V <sub>DOVDD</sub> | I/O supply voltage | 1.7 | 1.8 | 1.9 | V | | lavdd | Analog supply current | - | - | - | mA | | I <sub>DVDD</sub> | Digital supply current | - | - | - | mA | | I <sub>DOVDD</sub> | I/O supply current | - | - | - | mA | | P <sub>tot</sub> | Total power consumption (MIPI 2-lane, 180fps) | - | - | - | mW | | Digital inp | ut (Reference: AVDD = 2.8V, | , DOVDD = 1.8V) | | | | | VIL | Input low level | - | - | $0.3 \times V_{DOVDD}$ | V | | $V_{HL}$ | Input high level | $0.7 \times V_{DOVDD}$ | - | - | V | | Cin | Input capacitor | - | - | 10 | pF | | Digital out | put (25 pF standard load) | | | | | | Vон | Output high level | $0.9 \times V_{DOVDD}$ | - | - | V | | VoL | Output low level | | - | 0.1 × V <sub>DOVDD</sub> | V | | Serial inte | rface input (SCL and SDA) | | | | | | VIL | Input low level | -0.5 | 0 | $0.3 \times V_{DOVDD}$ | V | | V <sub>H</sub> L | Input high level | 0.7 × V <sub>DOVDD</sub> | V <sub>DOVDD</sub> | V <sub>DOVDD</sub> + 0.5 | V | Table 6: AC characteristics (T = 25°C, VAVDD = 2.8V, VDOVDD = 1.8V) | Symbol | Parameter | Min | Тур | Max | Unit | |----------|-------------------------------------|-----|-----|-----|------| | AC param | eters | | | | | | DLE | DC differential linearity deviation | - | < 1 | - | LSB | | Symbol | Parameter | Min | Тур | Max | Unit | |-----------------|---------------------------------|-----|-----|-----|------| | ILE | DC integral linearity deviation | - | < 2 | - | LSB | | - | Soft reset settling time | - | - | 1 | ms | | - | Resolution change settling time | - | - | 1 | ms | | - | Register initialization time | - | - | 300 | ms | | Crystal an | d clock input | | | | | | FEXTCLK | Input clock frequency | 6 | - | 27 | MHz | | t <sub>wh</sub> | Input clock high pulse width | 5 | - | - | ns | | t <sub>wl</sub> | Input clock low pulse width | 5 | - | - | ns | | - | Input clock duty cycle | 45 | 50 | 55 | % | Figure 5: Input clock waveform ### 6 Electro-optical characteristics Below are the typical electro-optical specifications of the Mira030, measured in typical conditions. Table 7: Electro-optical characteristics of Mira030 | Parameter | Value | Remark | |---------------|-----------------------|--------| | Active pixels | 640H × 480V | | | Pixel size | 3.744 x 3.744 μm² BSI | | | Pixel type | Global Shutter | | | Parameter | Value | Remark | |--------------------|--------------------------------------------------------|---------------------| | Optical format | 1/6" | | | Full well charge | 7 ke- | | | Temporal noise | 11 e- | | | Dynamic range | 56 dB | Normal mode | | SNR | 38 dB | SNR | | Max responsivity | 6500 mV/lux*s | | | Maximum frame rate | 180 fps | 640H × 480V @10-bit | | Output interface | 12/10/8-bit 1/2-lane MIPI<br>12/10/8-bit 1/2-lane LVDS | Output interface | | Output format | RAW / MONO | | | CRA | 33° | | | Package | 32-pin CSP | | | Package size | 3.704 mm × 3.072 mm | | Figure 6: Relative QE measurement curve of Mira030 ### 7 Functional description ### 7.1 Chip description ### 7.1.1 Power-on sequence With an external supply of 1.5V to DVDD, the following power-on sequence is required. Figure 7: Power-on sequence (1) T1 > 0 ms, T2 > 1 ms, T3 > 2 ms, T4 > 2 ms. #### 7.1.2 Sleep mode Under sleep mode, this chip keeps registers unchanged. This chip offers two approaches to enter sleep mode: **1.** Hardware approach: Pull the XSHUTDN pin low, registers access through I<sup>2</sup>C is not supported. 2. Software approach: Write 0 to register 16'h0100 [0], registers access through I<sup>2</sup>C access remains active. Table 8: Sleep mode control register | Address | Function | Default value | Read/write | Description | |----------|-------------------|---------------|------------|----------------------------------------------------------------------------------------| | 16'h0100 | Manual sleep mode | 1'b0 | Read/write | Bit [0]: Manual sleep<br>mode control<br>0: Sleep mode enable<br>1: Sleep mode disable | #### 7.1.3 Reset mode During reset, this chip resets its registers to their default values. This chip enters reset mode by writing 1 to register 16'h0103[0]. Table 9: Soft reset control register | Address | Function | Default value | Read/write | Description | |----------|------------|---------------|------------|---------------------| | 16'h0103 | Soft reset | 1'b0 | Write | Bit [0]: Soft reset | ### 7.2 Configuration interface Registers of this chip can be read and written via the standard I<sup>2</sup>C interface. The device address of the I<sup>2</sup>C interface is determined by the SID0 and SID1 pins as shown in Table 10. Table 10: I<sup>2</sup>C bus device address control | 7-bit I <sup>2</sup> C bus device address | SID0 | SID1 | |-------------------------------------------|------|------| | 7'h30 | Low | Low | | 7'h31 | High | Low | | 7'h32 | Low | High | | 7'h33 | High | High | In the example below, the first line below shows a standard I<sup>2</sup>C communication protocol for 7-bit slave address, 16-bit sub address and 8-bit data. The slave address is the I<sup>2</sup>C bus device address, which is 7-bit. The R/W bit is either 1 for read or 0 for write. The two sub address bytes are the high byte and low byte of the 16-bit address of the register to be accessed. The second line shows a write operation. The third line shows a read operation. A dummy write operation is required to set the sub address (i.e. register address) before the read operation. Figure 8: I<sup>2</sup>C bus device address control example | Stan | Standard I <sup>2</sup> C Communication Protocol | | | | | | | | | | | | | | | | | | |-------|---------------------------------------------------------|-------|-------|----------------------|------------------|----------------|------------------------|-----|-----|------------------|-------|-------------|------|--------|-------|---------|-------|----| | S | Slave<br>Address | | R/W | , | Α | Sub .<br>[15:8 | Address | S A | 4 | Sub Add<br>[7:0] | Iress | A | Dat | a | | A/Ã | | Р | | Write | e Data to a | Re | giste | r via | l <sup>2</sup> C | | | | | | | | | | | | | | | S | Slave<br>Address | | 0 | А | | ub Ad<br>5:8] | dress | Α | | ub Addre<br>7:0] | ess | А | Data | | | A/Ã | | Р | | Read | Read Data from a Register via I <sup>2</sup> C | | | | | | | | | | | | | | | | | | | S | Slave<br>Address | 0 | А | Sub<br>Addr<br>[15:8 | | A | Sub<br>Addres<br>[7:0] | ss | А | Sr | Slav | ve<br>Iress | 1 | Α | Dat | a | Ã | Р | | | Slave to master S: Start condition A: Acknowledge | | | | | | | | | | | | | | | | | | | | Master to slave Sr: Restart condition Ã: No-acknowledge | | | | | | | | | | | | | | | | | | | | Direction | on de | epend | ds o | n ope | eratio | n P: | Sto | р с | ondition | | | R/W | 7: 0 = | = Wri | te, 1 = | : Rea | ad | #### Information: 16-bit register address, 8-bit data and 7-bit device address Figure 9 shows the I<sup>2</sup>C interface timing diagram. Figure 9: I<sup>2</sup>C interface timing - (1) I<sup>2</sup>C interface timing is based on a 400 kHz mode. - (2) The beginning of a rising edge and the end of a falling edge are at 10% of the amplitude of the signal. The end of a rising edge and the beginning of a falling edge are at 90% of the amplitude of the signal. Table 11: I<sup>2</sup>C interface timing parameter | Symbol | Parameter | Min | Typical | Max | Unit | |---------------------------------|---------------------------------|------|---------|-----|------| | f <sub>l²C</sub> | Clock frequency | - | - | 400 | kHz | | t <sub>low</sub> | Clock low period | 1.3 | - | - | μs | | t <sub>high</sub> | Clock high period | 0.6 | - | - | μs | | t <sub>sl2dov</sub> | SCL low to data out valid | 0.1 | - | 0.9 | μs | | tbusft | Bus free time before new start | 1.3 | - | - | μs | | tscht | Start condition hold time | 0.6 | - | - | μs | | t <sub>scst0</sub> | Start condition setup time | 0.6 | - | - | μs | | t <sub>diht</sub> | Data in hold time | 0 | - | - | μs | | t <sub>dist</sub> | Data in setup time | 0.1 | - | - | μs | | t <sub>scst1</sub> | Stop condition setup time | 0.6 | - | - | μs | | t <sub>f</sub> / t <sub>r</sub> | Ratio of fall time to rise time | - | - | 1 | | | t <sub>doht</sub> | Data out hold time | 0.05 | - | - | μs | ### 7.3 Sensor ID **Table 12: Sensor ID registers** | Function | Address | Default value | |---------------------|----------|---------------| | Sensor ID high byte | 16'h3107 | 8'h00 | | Sensor ID low byte | 16'h3108 | 8'h31 | ### 7.4 Data interface There are three types of data interfaces in this chip: the Mobile Industry Processor Interface (MIPI) and the Low Voltage Differential Signaling (LVDS). ### 7.4.1 Mobile industry processor interface (MIPI) This chip provides a Mobile Industry Processor Interface (MIPI) which supports 8/10/12-bit, 1/2-lane data serial output. Figure 10 shows the MIPI/LVDS interface. Figure 10: MIPI/LVDS interface Figure 11 shows an example of low-level MIPI data packet, and more specifically the transmission sequence of a short packet followed by a long packet. Figure 11: MIPI low level data packet Figure 12 shows the MIPI long/short packet structure. The Data Identifier (DI) is used to distinguish different packet types. Figure 12: MIPI long & short packet structure Figure 13 shows the data packet transmission diagram of the MIPI working in 2-lane. It should be noted that the number of data packages transmitting in 2-lane must be an even number. Figure 13: MIPI 2-lane data package transmission In Figure 14, DI consists of two parts, Virtual Channel (VC) and Data Type (DT). By default, the MIPI data VC value given by this chip is 0, and values of DT are shown in Table 13. Figure 14: MIPI data packet DI structure Table 13: MIPI data types | DT | Description | | |-------|--------------------------|--| | 6'h00 | Frame start short packet | | | 6'h01 | Frame end short packet | | | 6'h2a | 8-bit data long packet | | | 6'h2b | 10-bit data long packet | | | 6'h2c | 12-bit data long packet | | | | | | Other useful MIPI control register can be found below.in Table 14. **Table 14: MIPI control registers** | Function | Address | Description | |-------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LVDS/MIPI selection | 16'h3022 | Bit [3]: MIPI/LVDS mode<br>1'b1: LVDS<br>1'b0: MIPI | | MIPI FIFO read disable | 16'h4603 | Bit [0]: MIPI read from FIFO 0: Enable 1: Disable | | MIPI lane number | 16'h3018 | Bit [7:5]: MIPI lane number<br>3'h0: 1-lane mode<br>3'h1: 2-lane mode | | MIPI output data mode | 16'h3031 | Bit [3:0]: MIPI bit mode 4'h8: Raw8 mode 4'ha: Raw10 mode 4'hc: Raw12 mode | | MIPI clock setting | 16'h303f | Bit [7]: Data clock 1'h0: TPCLK (the period of pixel clock, divided from PLL with a division ratio given by FAEs) 1'h1: Divided from the system clock (refer to PLL below) with a division ration given by FAEs | | MIPI FIFO setting | 16'h3c00 | Bit [2]: FIFO mode<br>1'b0: FIFO data for MIPI | | Low power (LP) driving | 16'h3650 | Bit [1:0]: LP mode driving capability, the default value is 2'b10 | | HIGH speed (HS) driving | 16'h3651 | Bit [2:0]: HS mode driving capability, the default value is 3'b101 | | MIPI lane 0 & 1 delay | 16'h3652 | Bit [7]: Lane 0 invert, the default value is 0 Bit [6:4]: Delay of lane 0 equals to the value of bit [6:4] × 100 ps, the default value is 3'b100 Bit [3]: Lane 1 invert, the default value is 0 Bit [2:0]: Delay of lane 1 equals to the value of bit [2:0] × 100 ps, the default value is 3'b100 | | MIPI clock delay | 16'h3654 | Bit [3]: Clock invert, the default value is 0<br>Bit [2:0]: Delay of MIPI clock equals to the<br>value of bit [2:0] × 100 ps, the default value is<br>3'b100 | ### 7.4.2 Low voltage differential signaling (LVDS) This chip provides a Low Voltage Differential Signaling (LVDS) interface. The LVDS interface is multiplexed with the MIPI, and is selected by a register. The LVDS in this chip supports 1 or 2 data lanes for transmitting 8/10/12-bit data, the MSB of which is sent first by default. Figure 10 shows the MIPI/LVDS interface. In this chip, the transmission sequence of LVDS is: - 1. Power-up reset; - 2. First active line, second active line, ..., last active line; - 3. Only one dummy line; - 4. Next frame first active line, second active line, ..., and so on. Figure 15 shows a LVDS data structure of a lane. A LINE SAV synchronization code is inserted at the beginning, a LINE EAV synchronization code is inserted at the end. Dummy lines are used to indicate the end of a frame. The data of LVDS are 8/10/12-bit, while the LVDS synchronization code is 8-bit. The LVDS synchronization code always locates at the 8 MSBs of the data of LVDS. Table 15 lists all LVDS synchronization codes. Figure 15: LVDS data structure of 1-lane (10-Bit Example) - (1) Data 10'h010 and 10'h080 are Dummy0 and Dummy1 data, which can be controlled by registers. - (2) The lane data structure of ½-lane is the same as shown in Figure 13. Table 15: LVDS synchronization codes | Default values | Description | |----------------|-----------------| | 8'hab | Dummy line SAV | | 8'hb6 | Dummy line EAV | | 8'h80 | Active line SAV | | 8'h9d | Active line EAV | (1) Take 10-bit as an example, active line SAV is 10'h200. **Table 16: LVDS control registers** | Function | Address | Description | |------------------------|---------------------------|-----------------------------------------------------------------------------------------------------| | LVDS/MIPI selection | 16'h3022 | Bit [3]: MIPI/LVDS mode<br>1'b1: LVDS | | | | 1'b0: MIPI | | MD15150 1 11 11 | 4011 4000 | Bit [0]: MIPI read from FIFO | | MIPI FIFO read disable | 16'h4603 | 0: Enable | | | | 1: Disable | | 11/001 | 4011 0040 | Bit [7:5]: MIPI lane number | | LVDS lane number | 16'h3018 | 3'h0: 1-lane mode | | | | 3'h1: 2-lane mode | | | | Bit [6:5]: LVDS bit mode | | LVDS output data mode | 16'h302b | 2'b00: Raw8 mode | | | | 2'b01: Raw10 mode | | | | 2'b10: Raw12 mode | | | | Bit [7]: Data clock | | LVDS clock setting | 16'h303f | 1'h0: TPCLK (the period of pixel clock, divided from PLL with a division ratio given by FAEs) | | EVBC clock setting | | 1'h1: Divided from the system clock (refer<br>to PLL below) with a division ration given<br>by FAEs | | | | Bit [3]: r_bit_flip_i | | LVDS bit setting | 16'h4b00 | 1'b1: MSB first | | | | 1'b0: LSB first | | DUMMY0 data | {16'h4b02[3:0], 16'h4b03} | Dummy0 data | | DUMMY1 data | {16'h4b04[3:0], 16'h4b05} | Dummy1 data | | | | Bit [7]: Lane 0 invert | | LVDS long 0.8.1 dolov | 16'h3652 | Bit [6:4]: Delay of lane 0 equals to the value of bit [6:4] x 100 ps | | LVDS lane 0 & 1 delay | 10 113032 | Bit [3]: lane 1 invert | | | | Bit [2:0]: delay of lane 1 equals to the value of bit [2:0] x 100 ps | | | | Bit [3]: Clock invert | | LVDS clock delay | 16'h3654 | Bit [2:0]: Delay of MIPI clock equals to the value of bit [2:0] × 100 ps | ### 7.5 On-chip PLL The input clock frequency $F_{\text{EXTCLK}}$ of the phase locked loop (PLL) module ranges from 6 MHz to 27 MHz, while the VCO output frequency $F_{\text{VCO}}$ ranges from 400 MHz to 1200 MHz. The system clock frequency $F_{SYSCLK}$ is obtained by dividing $F_{VCO}$ . The PLL block diagram is shown in Figure 16. Figure 16: PLL block diagram ### 8 Sensor operation ### 8.1 Illumination trigger Mira030 supports an illumination strobe feature and can be used to control a light source (LED or VCSEL). During exposure, the LEDSTROBE pin outputs a logic level 'high' to enable an external illumination. Table 17: Illumination strobe control register | Function | Address | Description | |----------------------------|----------|---------------------------------------------------------------------------------| | Illumination strobe enable | 16'h3361 | Bit [7:6]: LED strobe enable 2'b11: LED strobe disable 2'b00: LED strobe enable | ### 8.2 External triggering mode In external triggering mode, the exposure and data output of multiple sensors are synchronized by an external triggering signal applied on the TRIG pin. When the rising edge of the signal is detected, the chip starts exposure after a short delay, and outputs data after completing exposure. The short delay is determined by register 16'h3226, and the exposure time is determined by registers {16'h3e01, 16'h3e02}. The frame rate is determined by the signal. Figure 17 shows the timing diagram of external triggering mode, which consists of the following time intervals: EXP Rows, Active Rows, and Blank Rows. Figure 17: External triggering global shutter mode timing diagram - (1) EXP Rows = $\{16'h3e01, 16'h3e02[7:4]\} + 16'h3226$ , in the unit of line. - (2) When the rising edge of the TRIG is detected, the chip starts exposure after a short delay which is determined by the value of the register 16'h3226, in the unit of line. As multiple pixel reset operations are carried out during the delay to achieve a high image quality, the value of the register 16'h3226 is recommended to keep unchanged. - $(3) \quad \text{Start of frame N indicates the end of the exposure and the start of outputting data}.$ - (4) During Active Rows, image data can be read. The duration of Active Rows is controlled by registers, in the unit of line. - (5) Blank Rows is the blanking time after reading image data. The duration of Blank Rows is controlled by registers, in the unit of line. Table 18: External triggering mode control registers | Function | Address | Description | |---------------------------------|----------------------------------------------|---------------------------------------------------------------| | External triggering mode enable | 16'h3222 | Bit [1]: External triggering mode enable 1: Enable | | | | 0: Disable | | | {16'h3202,16'h3203},<br>{16'h3206,16'h3207}, | Active Rows = {16'h3206,16'h3207} - {16'h3202,16'h3203} + 1 + | | Active rows | 16'h3248, 16'h3249, | 16'h3249 - 16'h3248 + 1 + | | | {16'h324a, 16'h324b}, | {16'h324c, 16'h324d} - | | | {16'h324c, 16'h324d} | {16'h324a, 16'h324b} + 1 | | Blank rows | {16'h3218, 16'h3219} | Blank Rows = {16'h3228, 16'h3229} × 2 | | | | | #### 8.3 AEC & AGC The AEC/AGC adjustment is based on the image brightness. AEC adjusts the exposure time while AGC adjusts the gain value so that the image brightness can fall within a range bounded by pre-set brightness thresholds. #### 8.3.1 AEC & AGC control strategy Mira030 does not have the AEC function, so a back-end platform is needed in order to achieve AEC/AGC. During the AEC/AGC adjustment process, the exposure time and gain are interrelated and should be considered as a whole. A recommended adjustment strategy is as follows: maximize the exposure time first, and then apply gain if the exposure time has reached its maximum. Consider a dark scene, the sequence of adjustment is: increase the exposure time with no gain until the exposure time reaches its maximum. When the exposure time reaches its maximum but the image is still too dark, adjust the gain. It should be noted that when the gain is increased, the average image noise also increases. However, when the exposure time increases, the signal-to-noise ratio will improve. On the other hand, when the image is too bright, the gain should be reduced first. If all gains are reduced to their minimum but the image is still too bright, then the exposure time should be reduced. #### 8.3.2 **AEC** control registers Table 19: Exposure (manual) control registers | Function | Address | Description | |---------------|----------------------|----------------------------------------| | Exposure time | {16'h3e01, 16'h3e02} | Exposure time in the unit of 1/16 line | For AEC control, please refer to the following instructions: - 1. The AEC adjustment step is 1/16 line of exposure time. One line of exposure time equals to line length × T<sub>PCLK</sub>, where T<sub>PCLK</sub> is the period of pixel clock, and line length equals to the value of registers {16'h320c, 16'h320d}. - 2. If the exposure time and gain are written to registers in the Nth frame, they are effective on the (N+2)<sup>th</sup> frame. 3. The upper limit of the exposure time is frame length - 6 lines, where frame length equals to the value of registers {16'h320e, 16'h320f}. Hence, the maximum value written to registers {16'h3e01, 16'h3e02[7:4]} is the value of registers {16'h320e, 16'h320f} - 6. If the exposure time is larger than or equal to the frame length, in order to avoid flickering owing to timing errors, the actual frame length will be automatically increased, with a decrease in the frame rate as a drawback. ### 8.3.3 AGC control registers For AGC control, please refer to the following two methods: - 1. When register 16'h3e03 is set to 8'h03, the gain equals to the value of registers $\{16'h3e08, 16'h3e09\} \div 8'h10$ . - 2. When register 16'h3e03 is set to 8'h0b, the values of analog gain and digital gain are shown in Table 21 and Table 22 respectively. The accuracy of the digital fine gain of this chip is 1/128. The values of digital gain listed in Table 22 are based on a digital fine gain with a precision of 1/16 as an example. When the analog coarse gain is changed, the following registers need to be updated: Table 20: Analog gain related settings | Address | Value | Condition | |----------|-------|------------------| | 16'h3314 | 8'h1e | Analog Gain < 2 | | | 8'h4f | Analog Gain >= 2 | | 16'h3317 | 8'h10 | Analog Gain < 2 | | | 8'h0f | Analog Gain >= 2 | Table 21: Analog gain settings | ltomo | 0 | Fine gain 16'h3e09[7:0] | | Total main | |---------------------|---------------------------|-------------------------|--------|--------------| | Items | Course gain 16'h3e08[4:2] | Register value | Gain | — Total gain | | | | 10 | 1 | 1 | | | | 11 | 1.0625 | 1.0625 | | | | 12 | 1.125 | 1.125 | | | | 13 | 1.1875 | 1.1875 | | | | 14 | 1.25 | 1.25 | | | | 15 | 1.3125 | 1.3125 | | | | 16 | 1.375 | 1.375 | | | Gain = 1 | 17 | 1.4375 | 1.4375 | | | Register value: 0 | 18 | 1.5 | 1.5 | | | | 19 | 1.5625 | 1.5625 | | | | 1a | 1.625 | 1.625 | | | | 1b | 1.6875 | 1.6875 | | | | 1c | 1.75 | 1.75 | | | | 1d | 1.8125 | 1.8125 | | Analog gain control | | 1e | 1.875 | 1.875 | | | | 1f | 1.9375 | 1.9375 | | | | 10 | 1 | 2 | | | | 11 | 1.0625 | 2.125 | | | | 12 | 1.125 | 2.25 | | | | 13 | 1.1875 | 2.375 | | | | 14 | 1.25 | 2.5 | | | | 15 | 1.3125 | 2.625 | | | | 16 | 1.375 | 2.75 | | | Gain = 2 | 17 | 1.4375 | 2.875 | | | Register value: 1 | 18 | 1.5 | 3 | | | | 19 | 1.5625 | 3.125 | | | | 1a | 1.625 | 3.25 | | | | 1b | 1.6875 | 3.375 | | | | 1c | 1.75 | 3.5 | | | | 1d | 1.8125 | 3.625 | | | | 1e | 1.875 | 3.75 | | | | 1f | 1.9375 | 3.875 | | Items | Course gain 16'h3e08[4:2] | Fine gain 16'h3e09[7:0] | | Total gain | |-------|---------------------------|-------------------------|--------|--------------| | | | Register value | Gain | - Total gain | | | | 10 | 1 | 4 | | | | 11 | 1.0625 | 4.25 | | | | 12 | 1.125 | 4.5 | | | | 13 | 1.1875 | 4.75 | | | | 14 | 1.25 | 5 | | | | 15 | 1.3125 | 5.25 | | | | 16 | 1.375 | 5.5 | | | Gain = 4 | 17 | 1.4375 | 5.75 | | | Register value: 3 | 18 | 1.5 | 6 | | | | 19 | 1.5625 | 6.25 | | | | 1a | 1.625 | 6.5 | | | | 1b | 1.6875 | 6.75 | | | | 1c | 1.75 | 7 | | | | 1d | 1.8125 | 7.25 | | | | 1e | 1.875 | 7.5 | | | | 1f | 1.9375 | 7.75 | | | | 10 | 1 | 8 | | | | 11 | 1.0625 | 8.5 | | | | 12 | 1.125 | 9 | | | | 13 | 1.1875 | 9.5 | | | | 14 | 1.25 | 10 | | | | 15 | 1.3125 | 10.5 | | | | 16 | 1.375 | 11 | | | Gain = 8 | 17 | 1.4375 | 11.5 | | | Register value: 7 | 18 | 1.5 | 12 | | | | 19 | 1.5625 | 12.5 | | | | 1a | 1.625 | 13 | | | | 1b | 1.6875 | 13.5 | | | | 1c | 1.75 | 14 | | | | 1d | 1.8125 | 14.5 | | | | 1e | 1.875 | 15 | | | | 1f | 1.9375 | 15.5 | | | | | | | **Table 22: Digital gain settings** | Manua | Course wein 40lh2c0014.01 | Fine gain 16'h3e09[7:0] | | Total main | |----------------------|---------------------------|-------------------------|--------|--------------| | Items | Course gain 16'h3e08[4:2] | Register value | Gain | — Total gain | | | | 80 | 1 | 1 | | | | 88 | 1.0625 | 1.0625 | | | | 90 | 1.125 | 1.125 | | | | 98 | 1.1875 | 1.1875 | | | | a0 | 1.25 | 1.25 | | | | a8 | 1.3125 | 1.3125 | | | | b0 | 1.375 | 1.375 | | | Gain = 1 | b8 | 1.4375 | 1.4375 | | | Register value: 0 | c0 | 1.5 | 1.5 | | | | c8 | 1.5625 | 1.5625 | | | | d0 | 1.625 | 1.625 | | | | d8 | 1.6875 | 1.6875 | | | | e0 | 1.75 | 1.75 | | | | e8 | 1.8125 | 1.8125 | | | | fO | 1.875 | 1.875 | | Digital gain control | | f8 | 1.9375 | 1.9375 | | | | 80 | 1 | 2 | | | | 88 | 1.0625 | 2.125 | | | | 90 | 1.125 | 2.25 | | | | 98 | 1.1875 | 2.375 | | | | a0 | 1.25 | 2.5 | | | | a8 | 1.3125 | 2.625 | | | | b0 | 1.375 | 2.75 | | | Gain = 2 | b8 | 1.4375 | 2.875 | | | Register Value: 1 | c0 | 1.5 | 3 | | | | c8 | 1.5625 | 3.125 | | | | d0 | 1.625 | 3.25 | | | | d8 | 1.6875 | 3.375 | | | | e0 | 1.75 | 3.5 | | | | e8 | 1.8125 | 3.625 | | | | fO | 1.875 | 3.75 | | | | f8 | 1.9375 | 3.875 | | ltama | Course sein 46/h2e00[4:0] | Fine gain 16'h3e09[7:0] | | Total nain | |-------------------|---------------------------|-------------------------|--------|--------------| | Items | Course gain 16'h3e08[4:2] | Register value | Gain | — Total gain | | | | 80 | 1 | 4 | | | | 88 | 1.0625 | 4.25 | | | | 90 | 1.125 | 4.5 | | | | 98 | 1.1875 | 4.75 | | | | a0 | 1.25 | 5 | | | | a8 | 1.3125 | 5.25 | | | | b0 | 1.375 | 5.5 | | | Gain = 4 | b8 | 1.4375 | 5.75 | | Register value: 3 | c0 | 1.5 | 6 | | | | с8 | 1.5625 | 6.25 | | | | | d0 | 1.625 | 6.5 | | | | d8 | 1.6875 | 6.75 | | | | e0 | 1.75 | 7 | | | | e8 | 1.8125 | 7.25 | | | | fO | 1.875 | 7.5 | | | | f8 | 1.9375 | 7.75 | ### 8.4 Group hold Group hold refers to the packing of a group of registers to be effective at a specific time within a frame. The procedure of packing a group is as follows: - First, set register 16'h3812 to 8'h00 to start packing the group. Then write the required values to registers of the group. Finally set register 16'h3812 to 8'h30 to end packing the group. - The maximum number of registers within a group is 10. - If register 16'h3812 is set to 8'h30 within the M<sup>th</sup> frame, the group of registers is effective in the (M + 1 + N)<sup>th</sup> frame, where N is the value of register 16'h3802. N = 0 means the (M + 1)<sup>th</sup> frame (the following frame without frame delay). N = 1 means delaying one frame and so on. - The actual effective time of the group of registers is delayed P lines from the start of the (M + 1 + N)<sup>th</sup> frame, where P is the value of registers {16'h3235,16'h3236}. If P = 0, the group of registers is effective from the start of frame without delay. **Table 23: Group hold control registers** | Function | Address | Description | |----------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Intra-frame effective time | {16'h3235, 16'h3236} | Delay effective time from the start of frame, in the unit of line. If set to 0, the group of registers is effective from the start of frame without delay. | | Frame delay control | 16'h3802 | Bit [7:0]: Determine the number of frames to be delayed before the group of registers is effective. Setting to 0 implies the following frame. Setting to N implies a delay of N frames | ### 8.5 Black level control (BLC) The pixel array of this chip contains 12 black lines, which can provide data for the offset cancellation algorithm. Digital image processing must subtract the black level data first. The BLC algorithm can estimate the black level compensation value from the black row data, and will subtract the black level compensation value from the pixel value. If the subtraction is negative at some specific pixels, the result is set to zero. By default, changing the gain value will re-trigger the BLC operation. Black level has two calculation modes: the manual BLC mode and the automatic BLC mode. In the manual BLC mode, the compensation value is specified by registers. In the automatic BLC mode, the compensation value is calculated by the black lines. The BLC target value is a threshold for the BLC algorithm to calibrate. **Table 24: BLC control registers** | Function | Register | Description | | |--------------------|----------------------------|---------------------------------|--| | | | Bit [0]: BLC enable | | | BLC enable | 16'h3900 | 0: Bypass BLC | | | | | 1: Enable BLC | | | | | Bit [6]: BLC auto mode | | | Auto BLC enable | 16'h3902 | 0: Manual mode | | | | | 1: Auto mode | | | | | 16'h3928[0]: | | | | | 0: Use 8 channel offset mode | | | BLC channel select | {16'h3928[0], 16'h3905[6]} | 1: Use 4 channel offset mode | | | BLC Charmer select | {10113928[0], 10113903[0]} | 16'h3905[6]: One channel enable | | | | | 0: Use 8 or 4 channel offset | | | | | 1: Use one channel mode | | | BLC target | {16'h3907[4:0], 16'h3908} | BLC target | | ### 8.6 Video output mode #### 8.6.1 Read order Figure 18 provides the first read pixel location as well as the entire array structure diagram. It shows the top view when the A2 pin indicator is placed in the upper left corner. Figure 18: Mira030 pixel array Mira030 supports mirror mode and flip mode. Mirror mode reverses the sensor data readout order, and flip mode vertically reverses the sensor readout order as shown in Figure 19. The register that control these operation are shown in Table 25. Figure 19: Mirror & flip examples Table 25: Mirror & flip examples | Function | Address | Default value | Description | |-------------------|----------|---------------|--------------------------------------------------------------------| | Mirror | 16'h3221 | 2'h3 | Bit [2:1]: Mirror control<br>2'b00: mirror off<br>2'b11: mirror on | | 2'b00: mirror off | 16'h3221 | 2'h3 | Bit [6:5]: Flip control<br>2'b00: flip off<br>2'b11: flip on | ### 8.6.2 Output window **Table 26: Output window registers** | Function | Address | Default value | |---------------|----------------------|----------------------------| | Window width | {16'h3208, 16'h3209} | Output window width | | Window height | {16'h320a, 16'h320b} | Output window height | | Column start | {16'h3210, 16'h3211} | Output window column start | | Row start | {16'h3212, 16'h3213} | Output window row start | ### 8.7 Frame rate calculation Figure 20 shows an effective output diagram. The frame rate can be calculated using the following formula: #### Equation 1: $$frame \ rate = \frac{1}{T_{PCLK} \times line \ length \times frame \ length}$$ $line\ time = T_{PCLK} \times line\ length$ Where, T<sub>PCLK</sub> is the period of the pixel clock, line length is the sum of the width of the active pixel area and the line blanking area (horizontal), frame length is the sum of height of the active pixel area and the frame blanking area (vertical). Figure 20: Video effective output **Table 27: Frame rate related registers** | Function | Address | Default value | |--------------|----------------------|-----------------------------------| | Line length | {16'h320c, 16'h320d} | Line length | | Frame length | {16'h320e, 16'h320f} | Frame length, in the unit of line | ### 8.8 Test mode For the ease of testing, Mira030 provides a grey ramp test mode as shown below. Figure 21: Test mode image **Table 28: Test mode control registers** | Function | Address | Default value | |----------------|----------|------------------------------------------------------| | Grey ramp mode | 16'h4501 | Bit [3]: incremental pattern enable. 0: Normal image | | | | 1: Incremental pattern | ### 9 Application information A typical application circuit is depicted in Figure 22, where the capacitor connections are shown in Figure 23. Figure 22: Schematic Figure 23: Power supply and filter connection A reduction of the capacitors in the above schematic to reduce the cost are given in Figure 24 and Figure 25. Figure 24: Schematic cost optimized Figure 25: Power supply and filter connection cost optimized It is recommended to generate the external power supplies using the power tree illustrated in Figure 26. Figure 26: Power tree recommendation The following remarks give more advice on the above schematics: - Mira030 requires three power supplies: the DOVDD pin must be externally connected to a 1.8V power supply, the AVDD pin is externally connected to a 2.8V power supply, and the DVDD pin is externally connected to a 1.5V power supply. - For optimized performance: the capacitors need to be placed separately close to the pin for each power supply. For AVDD, they are 22μF + 0.1μF + 10nF. If wiring is difficult, the combination of 22μF + 10nF may be used. For DOVDD, they are 10μF + 0.1μF + 10nF. If wiring is difficult, the combination of 10μF + 10nF may be used. For DVDD, they are 10μF + 0.1μF + 10nF. If wiring is difficult, the combination of 10μF + 10nF may be used. The low-frequency and high-frequency power ripples are filtered respectively. The capacitor values can be found in Figure 23. - For cost optimization: for AVDD, A4 and A6 pins share two filter capacitors 2.2μF + 10nF. For DOVDD, a 2.2μF capacitor is connected closed to the pin. For DVDD, a 10nF capacitor is connected to E4 and F1 pins sharing one 2.2μF. The C4 pin is separately connected to a 2.2μF capacitor. The capacitor values can be found in Figure 25. - The same two approaches can be applied to the capacitors for the reference voltages. - For optimized performance: the RSTM, VREFGS, VREF1, VREFN, VREFN1 and VREFH pins must be externally connected to two capacitors 2.2µF + 10nF to ground to filter out the low-frequency and high-frequency supply ripples. The capacitor needs to be close to the chip pin and keeps as far as possible from the I/O signals such as EXTCLK, TRIG and MIPI differential pairs. Connect a Schottky diode to the VREFH and AVDD pin, the forward conductive voltage of the diode should not exceed 200mV@1mA (RB521CS-30 is recommended). - For cost optimization: the VREFGS, VREFN and VREFH pins must be externally connected to a 2.2µF capacitor to ground. The capacitor needs to be close to the chip pin and keeps as far as possible from the I/O signals such as EXTCLK, TRIG and MIPI differential pairs. Connect a Schottky diode to the VREFH and AVDD pin, the forward conductive voltage of the diode should not exceed 200mV@1mA (RB521CS-30 is recommended). - An external main control chip controls the active low XSHUTDN pin. - A crystal connecting to the EXTCLK pin generates the system clock signal. Alternatively, a system can apply the system clock signal directly to the EXTCLK pin with a signal frequency ranged from 6 to 27 MHz. - The requirements of routing MIPI differential pairs are as follows: - The control standard of the impedance of MIPI differential pairs is $100\Omega$ , and the tolerance is limited to $\pm 10\%$ . - The differential pairs should not be right-angled in order to avoid reflections, and as a result affect high speed transmission performance. - Reference layer: There must be a reference layer below the MIPI differential pairs (a ground plane is recommended). The continuity of the layer must be guaranteed, that is the layer below the MIPI differential pairs cannot be fragmented, cannot consist of gaps, and cannot be cut by other lines. A whole layer of ground is preferred. If not possible, the minimum requirement is to ensure that the reference layer below the MIPI differential pairs is 4W wider than each side of the MIPI signal wire, where W is the width of MIPI differential pairs. - Equal length: The difference in length between the two wires of a MIPI differential pair should be limited to 10 mils, and the difference in length among MIPI differential pairs should be controlled within 100 mils. These requirements ensure that the differential signals can reach the receiving end at the same time. When implementing the requirement of equal length, the symmetry should be considered. The distance between snake-shaped wires should be 4W to avoid being too dense. The wires should be wound near the bonding pad as much as possible to keep equal length, and the wire width and distance cannot be changed arbitrarily. - Symmetry: MIPI differential pairs should be kept equal length and distance. The purpose of symmetry is to ensure the consistency of trace impedance in order to reduce reflection. Poor symmetry may result in signal distortion, instability or no image. - Keep clear of interference: The clearance between MIPI differential pairs should be larger than 2W. The clearance between MIPI differential pairs and other high-speed signals (parallel data lines, clock lines, etc.) should be larger than 3W, and they should not be routed in parallel. A larger clearance should be considered to avoid interference generated from circuits such as switching power supplies. - Through holes: Through holes should be avoided for MIPI differential pairs. If unavoidable, through holes should be on both wires of the differential pair in order to maintain symmetry. If a differential pair is routed to another layer by means of through holes, the reference layer should also follow by means of through holes near the through holes of the differential pair. ### 10 Package drawings & markings ### 10.1 Reconstructed wafer Max total die count: 2126 ea • Film frame: Compact disco stainless SUS420 Carrier tape: UV tape Figure 27: RW physical dimensions Table 29: RW physical size | Parameter | Description | |--------------------|----------------| | Wafer diameter | 200 mm (8'') | | Grinding thickness | 150 μm ± 10 μm | | Parameter | Description | |------------------------------------------------|--------------------------------------------| | Singulated die size | X = 3723.8 μm ± 20 μm, Y = 3092 μm ± 20 μm | | Bond pad size | X = 77.4 μm, Y = 77.4 μm | | Bond pad opening | X = 70.2 μm, Y = 70.2 μm | | Minimum bond pad pitch | 150.3 µm | | Optical array (Optical center from die center) | X = 38.98 μm, Y = -172.66 μm | | RW offset | $(X1 - X2) \div 2 = 0 \pm 5 \text{ mm};$ | | $(Y1 - Y2) \div 2 = 0 \pm 5 \text{ mm};$ | | | Placement accuracy X,Y,Theta | X, Y (±50 μm), Theta < 1° | | Maximum total die count | 2126 ea | | RW layout | X = 48, Y = 57 | ### 10.2 CSP package Figure 28: Package drawing #### Information: - The pin identification is on F3. - The center of the CSP does not coincide with the optical center. Pixel Center (38.98, -172.655) is the same as the optical center. The unit is in μm. **Table 30: Package dimensions** | Parameter Symbol | Symbol | Nominal | – Min | Max | Nominal | Min | Max | |----------------------------------------------------|-------------|---------|--------|--------|---------|--------|--------| | | Millimeters | - WIIN | IVIAX | Inches | · Wiin | IVIAX | | | Package body dimension X | Α | 3.7038 | 3.6788 | 3.7288 | 0.1458 | 0.1448 | 0.1468 | | Package body dimension Y | В | 3.0720 | 3.0470 | 3.0970 | 0.1209 | 0.1200 | 0.1219 | | Package height | С | 0.7600 | 0.7000 | 0.8200 | 0.0299 | 0.0276 | 0.0323 | | Ball height | C1 | 0.1300 | 0.1000 | 0.1600 | 0.0051 | 0.0040 | 0.0063 | | Package body thickness | C2 | 0.6300 | 0.5950 | 0.6650 | 0.0248 | 0.0234 | 0.0262 | | Thickness from<br>top glass<br>surface to<br>wafer | C3 | 0.4450 | 0.4250 | 0.4650 | 0.0175 | 0.0167 | 0.0183 | | Glass thickness | C4 | 0.4000 | 0.3900 | 0.4100 | 0.0157 | 0.0154 | 0.0161 | | Ball diameter | D | 0.2500 | 0.2200 | 0.2800 | 0.0098 | 0.0087 | 0.0110 | | Total ball count | N | 32 | _ | _ | _ | _ | _ | | Pins pitch X axis | J1 | 0.4000 | _ | _ | _ | _ | _ | | Pins pitch Y axis | J2 | 0.3000 | _ | _ | _ | _ | _ | | Edge to pin<br>center distance<br>along X1 | S1 | 0.4519 | 0.4219 | 0.4819 | 0.0178 | 0.0166 | 0.0190 | | Edge to pin<br>center distance<br>along Y1 | S2 | 0.4860 | 0.4560 | 0.5160 | 0.0191 | 0.0180 | 0.0203 | ### 11 Revision information | Document status | Product status | Definition | |-----------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Product Preview | Pre-development | Information in this datasheet is based on product ideas in the planning phase of development. All specifications are design goals without any warranty and are subject to change without notice | | Preliminary Datasheet | Pre-production | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice | | Datasheet | Production | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade | #### Other definitions Draft / Preliminary: The draft / preliminary status of a document indicates that the content is still under internal review and subject to change without notice. ams-OSRAM AG does not give any warranties as to the accuracy or completeness of information included in a draft / preliminary version of a document and shall have no liability for the consequences of use of such information. #### Short datasheet: A short datasheet is intended for quick reference only, it is an extract from a full datasheet with the same product number(s) and title. For detailed and full information always see the relevant full datasheet. In case of any inconsistency or conflict with the short datasheet, the full datasheet shall prevail. | Changes from previous released version to current revision v3-00 | Page | |------------------------------------------------------------------|------| | Datasheet contents were transferred to latest ams OSRAM design | | - Page and figure numbers for the previous version may differ from page and figure numbers in the current revision. - Correction of typographical errors is not explicitly mentioned. ### 12 Legal information #### Copyright & disclaimer Copyright ams-OSRAM AG, Tobelbader Strasse 30, 8141 Premstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner. Devices sold by ams-OSRAM AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams-OSRAM AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein. ams-OSRAM AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams-OSRAM AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams-OSRAM AG for each application. This product is provided by ams-OSRAM AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed. ams-OSRAM AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams-OSRAM AG rendering of technical or other services. #### Product and functional safety devices/applications or medical devices/applications: ams-OSRAM AG components are not developed, constructed or tested for the application as safety relevant component or for the application in medical devices. ams-OSRAM AG products are not qualified at module and system level for such application. In case buyer – or customer supplied by buyer – considers using ams-OSRAM AG components in product safety devices/applications or medical devices/applications, buyer and/or customer has to inform the local sales partner of ams-OSRAM AG immediately and ams-OSRAM AG and buyer and/or customer will analyze and coordinate the customer-specific request between ams-OSRAM AG and buyer and/or customer. #### ams OSRAM semiconductor RoHS compliance statement **RoHS compliant:** The term RoHS compliant means that ams-OSRAM AG semiconductor products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories plus additional 4 substance categories (per amendment EU 2015/863), including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Important information: The information provided in this statement represents ams-OSRAM AG knowledge and belief as of the date that it is provided. ams-OSRAM AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams-OSRAM AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams-OSRAM AG and ams-OSRAM AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. Headquarters Please visit our website at ams-osram.com ams-OSRAM AG For information about our products go to Products Tobelbader Strasse 30 For technical support use our Technical Support Form 8141 Premstaetten For feedback about this document use Document Feedback Austria, Europe For sales offices and branches go to Sales Offices / Branches Tel: +43 (0) 3136 500 0 For distributors and sales representatives go to Channel Partners